d-Matrix Logo

d-Matrix

Design Verification Engineer, Staff

Reposted 6 Days Ago
Be an Early Applicant
In-Office
Santa Clara, CA
161K-260K Annually
Expert/Leader
In-Office
Santa Clara, CA
161K-260K Annually
Expert/Leader
Design Verification Engineer role focusing on AI in a hybrid environment, requiring expertise in SoC verification methodologies and leadership in projects.
The summary above was generated by AI

At d-Matrix, we are focused on unleashing the potential of generative AI to power the transformation of technology. We are at the forefront of software and hardware innovation, pushing the boundaries of what is possible. Our culture is one of respect and collaboration.

We value humility and believe in direct communication. Our team is inclusive, and our differing perspectives allow for better solutions. We are seeking individuals passionate about tackling challenges and are driven by execution.  Ready to come find your playground? Together, we can help shape the endless possibilities of AI. 

Location:

Hybrid, working onsite at our Santa Clara, CA headquarters 3 days per week.

The role: Design Verification Engineer, Staff

What you will do:

We want to build a company and a culture that sustains the tests of time. We offer the candidate a very unique opportunity to express themselves and become a future leader in an industry that will have a huge influence globally. We are striving to build a culture of transparency, inclusiveness and intellectual honesty while ensuring all our team members are always learning and having fun on the journey. We have built the industry’s first highly programmable in-memory computing architecture that applies to a broad class of applications from cloud to edge. The candidate will get to work on a path breaking architecture with a highly experienced team that knows what it takes to build a successful business.

What you will bring:

Minimum:

  • BS in Electrical Engineering, Computer Science or related field with 7 + years of Industry experience or MS Electrical Engineering, Computer Science or related field preferred with 5 + years industry experience.

  • Experience in SoC verification cycle from architecture to tape out to bring up.

  • Good knowledge of verification methodologies such as UVM/OVM etc.

  • Hands on ASIC-SoC Design verification tests and debug experience.

  • Fluency with SystemVerilog randomization constraints, coverage, and assertions methodology.

  • Good problem-solving skills, and the passion to take on challenges (particularly in AI domain).

  • Good experience with SystemVerilog, and verification methodology (UVM/OVM/VMM).

  • Passionate about AI and thriving in a fast-paced and dynamic startup culture.

Preferred:

  • Experience with C/C++, SystemC (a big plus!)

  • Successfully lead creation/implementation of multiple SoC verification environments and tape out efforts.

Equal Opportunity Employment Policy

d-Matrix is proud to be an equal opportunity workplace and affirmative action employer. We’re committed to fostering an inclusive environment where everyone feels welcomed and empowered to do their best work. We hire the best talent for our teams, regardless of race, religion, color, age, disability, sex, gender identity, sexual orientation, ancestry, genetic information, marital status, national origin, political affiliation, or veteran status. Our focus is on hiring teammates with humble expertise, kindness, dedication and a willingness to embrace challenges and learn together every day.

d-Matrix does not accept resumes or candidate submissions from external agencies. We appreciate the interest and effort of recruitment firms, but we kindly request that individual interested in opportunities with d-Matrix apply directly through our official channels. This approach allows us to streamline our hiring processes and maintain a consistent and fair evaluation of al applicants. Thank you for your understanding and cooperation.

Top Skills

C
C++
Ovm
Systemc
Systemverilog
Uvm
Vmm
HQ

d-Matrix Santa Clara, California, USA Office

5201 Great America Pkwy, Santa Clara, CA, United States, 95054

Similar Jobs

10 Days Ago
Easy Apply
In-Office
San Jose, CA, USA
Easy Apply
181K-289K Annually
Senior level
181K-289K Annually
Senior level
Semiconductor
The role involves building verification environments for SOC design, creating verification plans, generating test cases, and conducting verification reviews. Candidates need expertise in verification methodologies, programming, and storage technology.
Top Skills: AssemblyC++DramHvl MethodologyPcieSsdUvm
18 Days Ago
Easy Apply
In-Office
San Jose, CA, USA
Easy Apply
157K-243K Annually
Senior level
157K-243K Annually
Senior level
Semiconductor
Develop verification infrastructure for AI accelerator IP blocks, create test plans, debug, and mentor junior engineers in a collaborative environment.
Top Skills: C/C++PerlPythonSystem VerilogUvm
18 Days Ago
Easy Apply
In-Office
3 Locations
Easy Apply
100K-500K Annually
Mid level
100K-500K Annually
Mid level
Hardware • Manufacturing
The engineer will focus on pre-silicon verification of DFD logic in AI SoCs, developing environments, analyzing coverage gaps, and automating testing flows.
Top Skills: Ai Productivity ToolsIjtagSiemens TessentUvm

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account