Tenstorrent Inc. Logo

Tenstorrent Inc.

Sr. Staff Engineer, DV Methodology Lead

Posted 4 Days Ago
Be an Early Applicant
Easy Apply
In-Office or Remote
3 Locations
100K-500K Annually
Senior level
Easy Apply
In-Office or Remote
3 Locations
100K-500K Annually
Senior level
Lead the verification strategy for RISC-V CPU architecture, mentor engineers, and establish automation for design validation. Requires extensive experience in CPU verification and strong skills in SystemVerilog and UVM.
The summary above was generated by AI

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.

We're building the next generation of AI-optimized CPUs, and we need a verification leader with deep experience navigating complex design validation at scale. As Design Verification Lead, you'll own the verification strategy for our RISC-V CPU architecture—the technical backbone ensuring our designs meet functional and performance requirements through manufacturing. You'll partner with our architecture and design teams to develop a comprehensive verification roadmap that identifies and addresses critical design issues early in the cycle, mentor a growing team of verification engineers, and establish the automation infrastructure necessary to maintain iteration velocity. This leadership role requires someone with substantial hands-on experience in large-scale CPU verification who understands both the strategic and tactical dimensions of design validation.

This is a hybrid role is in Austin, TX or Santa Clara, CA, with remote possibilities based on qualifications.

We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting.


Who You Are

  • You have led testbench development and architectural decisions for complex verification projects. You understand the tradeoffs in testbench structure and have applied that knowledge across multiple significant designs.
  • You have substantial hands-on experience with SystemVerilog and UVM. You can design verification architectures from first principles and are comfortable optimizing implementations without external references.
  • You recognize infrastructure and automation as critical components of verification effectiveness. You have either built or directly contributed to CAD tools and verification infrastructure that meaningfully improved team productivity.
  • You operate effectively across both strategic planning and implementation. You can engage in architectural discussions with design leadership and independently debug complex verification issues.

What We Need

  •  8+ years of experience in CPU or complex SoC verification. Demonstrated experience closing coverage on designs of comparable complexity and working through silicon-scale debug cycles.
  • Expert-level proficiency in SystemVerilog and UVM. Ability to architect, implement, and optimize testbenches independently.
  • Strong scripting skills, particularly Python. Experience building internal tools and automation that enhances team workflows and integrates verification infrastructure.
  • C experience is a plus. Relevant for simulator development or low-level debug work, but not required if your verification automation practice is well-established.

What You Will Do and Mentor

  • Verification strategy aligned with silicon outcomes. Developing testbenches and coverage strategies that identify critical design issues before manufacturing.
  • Team scaling and process optimization. Building verification libraries, establishing best practices, and determining appropriate investment in automation versus custom test development.
  • Advanced CPU verification methodologies. Working with RISC-V architectures and emerging design paradigms relevant to AI compute applications.

Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.

Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.

This offer of employment is contingent upon the applicant being eligible to access U.S. export-controlled technology.  Due to U.S. export laws, including those codified in the U.S. Export Administration Regulations (EAR), the Company is required to ensure compliance with these laws when transferring technology to nationals of certain countries (such as EAR Country Groups D:1, E1, and E2).   These requirements apply to persons located in the U.S. and all countries outside the U.S.  As the position offered will have direct and/or indirect access to information, systems, or technologies subject to these laws, the offer may be contingent upon your citizenship/permanent residency status or ability to obtain prior license approval from the U.S. Commerce Department or applicable federal agency.  If employment is not possible due to U.S. export laws, any offer of employment will be rescinded.

Top Skills

C
Python
Systemverilog
Uvm

Tenstorrent Inc. Santa Clara, California, USA Office

Santa Clara, California, United States

Similar Jobs

2 Hours Ago
Remote or Hybrid
New Hampshire, USA
Junior
Junior
AdTech • Digital Media • Marketing Tech
Develops and maintains local client relationships for advertising, analyzes market research, generates ad sales revenue, and provides marketing support.
Top Skills: AdvertisingClient Relationship ManagementDigital ToolsMarket ResearchMedia Sales
2 Hours Ago
In-Office or Remote
Washington, DC, USA
172K-271K Annually
Senior level
172K-271K Annually
Senior level
Cloud • Information Technology • Productivity • Security • Software • App development • Automation
The Account Executive is responsible for managing strategic accounts, nurturing customer relationships, and leading cross-functional teams to enhance Atlassian's presence in the public sector, particularly within the Defense Industrial Base.
Top Skills: Analytic ToolsCRMPipeline Management
2 Hours Ago
Remote or Hybrid
UT, USA
20-29 Hourly
Mid level
20-29 Hourly
Mid level
Automotive • Cloud • Greentech • Information Technology • Other • Software • Cybersecurity
Provide technical customer support, train customers on products, resolve technical issues, document inquiries, and ensure high customer satisfaction.
Top Skills: Crm Case LoggingGenesys Pure CloudSalesforce

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account