About Altera:
Accelerating Innovators — Altera provides leadership programmable solutions that are easy to use and deploy, across the cloud to the edge, enabling limitless possibilities for AI. Our broad portfolio includes FPGAs, SoCs, CPLDs, IP, development tools, system-on-modules, SmartNICs and IPUs, offering the flexibility to accelerate innovation.
Our innovation in programmable logic began in 1983. Since then we’ve delivered the tools and technologies that empower customers to innovate, differentiate, and succeed in their markets.
Join us on our journey to becoming the world’s #1 FPGA company!
About the Role:
We are seeking a highly skilled STA Methodology Lead to drive static timing analysis (STA) flows and methodologies across advanced digital design projects. The ideal candidate will have hands-on experience with Synopsys PrimeTime and Cadence Tempus and strong scripting skills (Python, Tcl, Shell, Perl). You will be responsible for developing, maintaining, and enhancing STA methodologies, collaborating with design and CAD teams to ensure timing closure and flow robustness.
Key Responsibilities:
Develop and support STA flows
Collaborate on timing modeling and methodology improvements
Interface with CAD/DA teams for flow integration
Designs, develops, tests, and debugs software tools, flows, and methodologies used in design automation and by teams in the design of hardware products, process design, or manufacturing.
Responsibilities include capturing user stories/requirements, writing both functional and test code, automating build and deployment, and/or performing unit, integration, and end-to-end testing of the software tools.
Salary Range
The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.
$142,600 - $206,500 USD
*We use artificial intelligence to screen, assess, or select applicants for the position.*
#LI-MD1
Qualifications:Minimum Qualifications:
Bachelor’s degree in Electrical Engineering, Computer Engineering, or related field with 8+ years of experience in the following skills:
Static Timing Analysis experience
Understanding of Liberty model format
Methodology and flow development experience
Scripting skills (Python, Tcl, Perl, shell)
Preferred Qualifications:
Experience with Liberty model characterization and STA-tool-based Liberty model extraction
Familiarity with Fusion Compiler, Innovus, Cadence Pegasus, and other EDA tools
Solid understanding of digital circuit design and simulation
Top Skills
Altera (altera.com) San Jose, California, USA Office
101 Innovation Dr, San Jose, California, United States, 95134
Similar Jobs
What you need to know about the San Francisco Tech Scene
Key Facts About San Francisco Tech
- Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
- Major Tech Employers: Google, Apple, Salesforce, Meta
- Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
- Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
- Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
- Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine



