Neuralink Logo

Neuralink

Analog and Mixed-Signal IC Design Engineer Intern

Reposted 10 Days Ago
Be an Early Applicant
Easy Apply
In-Office
Fremont, CA, USA
35-35 Hourly
Internship
Easy Apply
In-Office
Fremont, CA, USA
35-35 Hourly
Internship
Design and implement analog and mixed-signal ICs from transistor-level circuits through layout and verification. Define verification plans, run complex simulations (power, performance, linearity, yield), and design and execute lab tests. Collaborate across disciplines to achieve strict noise, mismatch, distortion, power, and size targets.
The summary above was generated by AI

About Neuralink:

We are creating devices that enable a bi-directional interface with the brain. These devices allow us to restore movement to the paralyzed, restore sight to the blind, and revolutionize how humans interact with their digital world.

Team Description:

The Brain Interfaces Soc Department delivers chip architecture and silicon implementation of neural recording and stimulation system-on-chip (SoC) for high-bandwidth brain-machine interface applications. We have crafted a team of exceptional engineers whose mission is to push the frontiers of what is possible today and define the future. To accelerate our pathway to human ready brain-computer interfaces, you will have the opportunity to partner with our electrical, microfabrication, chip designers, neuro and mechanical engineers.

Job Responsibilities:

We are looking for Analog and Mixed-Signal IC Design Engineer Interns who are interested in architecting and implementing innovative solutions with high energy-efficiency and compact silicon footprint and who thrive with the autonomy to propose creative approaches to problems. 

Neuralink strives to be, as much as possible, a meritocratic environment: we require honest and transparent communication to ensure the best ideas win out, and we believe the best solutions emerge and the best teams are created when you assemble high-performing individuals with different skill sets and perspectives, and allow them to engage in rigorous and thoughtful inquiry. We want to work with exceptional people, and, to the extent that you excel, we want you to take on more responsibility and help all of us succeed. If this speaks to you, come join us.

The Analog and Mixed-Signal IC Design Engineer Intern will be responsible for analog and mixed-signal chip design, from circuit design to layout and verification. 

  • Define and implement innovative and optimal analog and mixed signal circuit architectures and transistor-level circuit solutions to achieve a variety of challenging noise, mismatch, distortion, power consumption, and cost requirements
  • Defines verification plan for a portion of IP or chip and runs complex simulations and analyses (e.g., power, performance, linearity, yield) on designs
  • Designs, programs, and runs complex tests and reviews tests of other team members; ensures bugs and other issues are identified and appropriately analyzed

Key Qualifications:

  • Minimum 1 years of experience in analog/mixed-signal integrated CMOS circuit design for a specific area (e.g., delta-sigma ADC, SAR ADC, DAC, VCO, PLL, DLL, Audio CODEC and Class D audio amplifier, high speed PHY & SERDES) with a successful track record of silicon validation
  • Minimum 3 months experience of application of technical skills outside of the classroom (examples: laboratory, research, extracurricular project teams, open source contributions, volunteering, personal projects or prior internship/work experience)
  • The ideal candidates are people who get excited about building things, are highly analytical, and enjoy tackling new problems regularly

Preferred Qualifications:

  • Skills in scripting and automation for complex simulation scenarios
  • Experience in lab testing of high-precision analog and mixed-signal ICs
  • Functional modeling experience and logic verification with Verilog AMS and SystemVerilog
  • Experience in design and layout with advanced CMOS FinFET technologies
  • Experience with design for high-volume production

Pay Transparency:

Based on California law, the following details are for California individuals only:

California Hourly Rate:

$35/hr USD

What We Offer:

Full-time employees are eligible for the following benefits listed below.

  • An opportunity to change the world and work with some of the smartest and most talented experts from different fields
  • Growth potential; we rapidly advance team members who have an outsized impact
  • Excellent medical, dental, and vision insurance through a PPO plan
  • Paid holidays
  • Commuter benefits
  • Meals provided
  • Equity (RSUs) *Temporary Employees & Interns excluded
  • 401(k) plan *Interns initially excluded until they work 1,000 hours
  • Parental leave *Temporary Employees & Interns excluded
  • Flexible time off *Temporary Employees & Interns excluded

Top Skills

Audio Codec
Class D Audio Amplifier
Cmos Finfet
Dac
Delta-Sigma Adc
Dll
High-Speed Phy
Ic Layout
Lab Testing
Pll
Sar Adc
Scripting And Automation
Serdes
Silicon Validation
Systemverilog
Transistor-Level Circuit Design
Vco
Verilog Ams
HQ

Neuralink Fremont, California, USA Office

Fremont, CA, United States

Similar Jobs

22 Minutes Ago
Remote or Hybrid
USA
20-20 Hourly
Junior
20-20 Hourly
Junior
Edtech • Social Impact
The Engagement Coordinator at ReUp Education engages with students to reconnect them with their education, facilitates resources, and builds strong relationships through effective communication.
Top Skills: Customer Relationship Management (Crm) SystemSalesforce
24 Minutes Ago
Easy Apply
In-Office
San Francisco, CA, USA
Easy Apply
100K-150K Annually
Junior
100K-150K Annually
Junior
Healthtech • Telehealth
As an SEM Analyst, manage and optimize paid search campaigns, develop landing pages, collaborate on creative assets, and analyze performance metrics.
Top Skills: ExcelGoogle AdsGoogle Tag ManagerLooker StudioMicrosoft AdsPerformance MaxSQLYoutube
2 Hours Ago
Easy Apply
Remote or Hybrid
United States
Easy Apply
111K-168K Annually
Senior level
111K-168K Annually
Senior level
Artificial Intelligence • Cloud • Computer Vision • Hardware • Internet of Things • Software
The Manager II Sales Operations will streamline customer experiences for the Enterprise sales team, lead a team of coordinators and analysts, and enhance overall sales processes in collaboration with various departments, focusing on revenue growth.
Top Skills: SalesforceTableau

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account