Efficient Computer Logo

Efficient Computer

Design Verification and Emulation Manager

Reposted 23 Days Ago
Be an Early Applicant
In-Office
San Jose, CA, USA
210K-250K Annually
Expert/Leader
In-Office
San Jose, CA, USA
210K-250K Annually
Expert/Leader
Lead and scale verification and emulation organization: define end-to-end DV strategy, drive UVM-based methodology and emulation for early software enablement, deliver pre-silicon platforms, manage emulation lab and vendor relationships, hire and mentor a team, and ensure tapeout verification closure.
The summary above was generated by AI

Efficient is developing the world’s most energy-efficient general-purpose computer processor. Efficient’s patented technology uses 100x less energy than state of the art commercially available ultra-low-power processors and is programmable using standard high-level programming languages and AI/ML frameworks. This level of efficiency makes perpetual, pervasive intelligence possible: run AI/ML continuously on a AA battery for 5-10 years. Our platform’s unprecedented level of efficiency enables IoT devices to intelligently capture and curate first-party data to drive the next major computing revolution

Efficient is looking for a seasoned Design Verification & Emulation Manager to staff, lead and scale our verification and emulation organization which is part of our newly formed HW engineering organization. This is a high-impact leadership role responsible for ensuring silicon correctness and system-level readiness across multiple industry defining product lines. You will own the verification strategy from block-level to full-chip, drive emulation-based validation for early software enablement, and build a world-class team of verification and emulation engineers.

This role combines deep technical expertise with strong people leadership and program execution skills, and is ideal for someone who thrives at the intersection of architecture, verification methodology, hardware-software integration, and team building. This is a unique opportunity to have an influence on our products and processes as we move from the initial stages of product development to market release and scaled volume production.  Join our team and help us shape the future of computing at the edge and beyond! 

Key Responsibilities 

  • Define end-to-end verification strategy from block-level through full-chip simulation to emulation and prototyping
  • Own UVM-based methodology, including constrained-random, coverage-driven closure, assertions, and formal verification adoption
  • Drive emulation platform strategy — platform selection, capacity planning, compilation flows, and multi-project scheduling
  • Enable system-level validation on emulation — processor boot, OS bring-up, firmware execution, and IO exercising
  • Deliver pre-silicon platforms for early software development in partnership with firmware and software teams
  • Establish hybrid simulation-emulation methodologies using transactor-based interfaces to maximize both environments
  • Own functional coverage models and sign-off criteria, driving closure across simulation and emulation combined
  • Lead debug and root cause analysis across simulation and emulation, driving cross-functional bug resolution
  • Manage verification dashboards, bug tracking, and regression health to provide clear visibility to program leadership
  • Build, mentor, and scale a high-performing team of verification and emulation engineers
  • Drive verification schedules and risk mitigation aligned with chip program milestones and tapeout readiness
  • Represent verification and emulation in tapeout readiness reviews and program-level decision forums
  • Collaborate cross-functionally with Compiler Team, RTL design, architecture, DFT, physical design, and post-silicon teams
  • Manage emulation lab infrastructure, including hardware resources, licensing, and vendor relationships
  • Evaluate and adopt new EDA tools and methodologies, including AI/ML-assisted verification techniques.
  • Define right DV  mix for in-house  vs outsourcing to 3rd party vendors. Coordinate 3rd party vendor resources towards achieving project goals.

Required Qualifications & Experience 

  • Education: Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or a related field. PhD is a plus.
  • Experience: 12+ years of progressive experience in ASIC/SoC design verification, with at least 3–5 years in a management or senior technical leadership role overseeing both verification and emulation functions.
  • Verification Methodology: Deep expertise in UVM, constrained-random verification, functional coverage, assertions (SVA), and simulation-based debug. Strong understanding of formal verification techniques.
  • Emulation Platforms: Hands-on experience with at least one major emulation platform (Palladium, ZeBu, or Veloce) and familiarity with FPGA prototyping flows.
  • Languages & Tools: Strong proficiency in SystemVerilog, Verilog, and C/C++ for testbench and reference model development. Experience with Python, Tcl, and scripting for flow automation.
  • SoC Architecture: Solid understanding of modern SoC architectures — processors (ARM, RISC-V), cache coherency, interconnects (AMBA AXI/ACE/CHI), memory subsystems, and common peripherals.
  • Leadership: Demonstrated ability to build, mentor, and manage verification teams of 10+ engineers. Experience hiring, developing talent, and scaling teams.
  • Execution: Strong track record of driving verification closure and tapeout sign-off on complex designs (multi-million gate, multi-clock domain, multi-power domain).

Preferred Qualification

  • Experience with portable stimulus standard (PSS / Accellera) for verification reuse across simulation and emulation.
  • Background in power-aware verification (UPF/CPF-based) and low-power design verification challenges.
  • Experience with AI/ML-assisted verification techniques (e.g., intelligent coverage convergence, ML-driven regression optimization).

We offer a competitive salary for this role, generally ranging from $210,000 to $250,000, along with meaningful equity and comprehensive benefits. The final compensation package will be based on your experience and location, with some flexibility to ensure we align with the right candidate.

Why Join Efficient?

Efficient offers a competitive compensation and benefits package, including 401K match, company-paid benefits, equity program, paid parental leave, and flexibility. We are committed to personal and professional development and strive to grow together as people and as a company.

Efficient Computer San Francisco, California, USA Office

San Francisco Bay Area, San Francisco, California, United States

Similar Jobs

30 Minutes Ago
Hybrid
68K-183K Annually
Junior
68K-183K Annually
Junior
Artificial Intelligence • Cloud • Internet of Things • Software • Cybersecurity • Industrial
The Senior Software Engineer will design, develop, and implement a cloud-based Global Warranty Management solution, mentor others, and ensure high software quality while working with Agile methodologies.
Top Skills: AngularAWSAzure Dev OpsGitJavaJavaScriptReactSpring Boot
35 Minutes Ago
Hybrid
212K-292K Annually
Senior level
212K-292K Annually
Senior level
Cloud • Information Technology • Security • Software • Cybersecurity
The Sr. Account Executive will drive sales by acquiring new customers and expanding existing accounts, utilizing a consultative sales approach and deep technical expertise, while building strategic relationships with clients.
Top Skills: B2B SaasGoogle SuiteMicrosoft Office SuiteSFDCTableau
40 Minutes Ago
Easy Apply
Remote or Hybrid
IN, USA
Easy Apply
135K-175K Annually
Mid level
135K-175K Annually
Mid level
Artificial Intelligence • Big Data • Computer Vision • Information Technology • Machine Learning • Analytics • Defense
As a UX Designer, you will design user-centered solutions, collaborate with teams to understand user needs, and develop prototypes and designs in Figma.
Top Skills: Figma

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account