Etched Logo

Etched

Design Verification Engineer - SoC

Reposted 10 Days Ago
Be an Early Applicant
In-Office
San Jose, CA
150K-275K Annually
Mid level
In-Office
San Jose, CA
150K-275K Annually
Mid level
The Design Verification Engineer will verify performance features in ASIC designs, collaborate with teams, and enhance performance models.
The summary above was generated by AI

About Etched

Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents. Backed by hundreds of millions from top-tier investors and staffed by leading engineers, Etched is redefining the infrastructure layer for the fastest growing industry in history.

Job Summary

We are seeking a Design Verification Engineer to join our Systems/Performance Verification team. You will ensure the custom IPs powering Sohu — including systolic arrays, DMA engines, and NoCs — are robust, high-performance, and silicon-ready. This role demands creativity, deep technical ability, and the drive to tackle complex verification challenges. You will collaborate with architects, RTL designers, and SW/FW/emulation teams to validate correctness and performance across the full hardware-software stack.

Key responsibilities

As a DV Engineer (Systems/Performance) owning the verification of a certain area of performance features in an ASIC design, you will have responsibilities as follows:

  • Work closely with architects and RTL designers on verifying the performance features of the design and correlating with performance models (both pre-silicon and post-silicon).

  • Work closely with software and application developers on identifying performance bottlenecks and tuning the software.

  • Develop test plans and test infrastructure/tools for performance tuning, correlation, and verification.

  • Improve and maintain the architectural performance models.

  • Develop tests in SystemVerilog, Python, or vectors to debug and correlate the RTL and performance model.

  • Develop SystemVerilog or Python-based checkers for verifying the performance features.

  • Develop coverage monitors and analyze coverage to ensure all performance features are covered.

  • Debug performance issues and conduct performance tuning on silicon.

  • Drive end-to-end performance tuning, ensuring optimal hardware utilization, software efficiency, and architectural alignment across the ASIC design lifecycle.

You may be a good fit if you have (Must-have qualifications)

ASIC/SoC Design & Verification Experience

  • Strong understanding of digital design, RTL, and ASIC design flows.

  • Hands-on experience with performance verification, simulation, and modeling.

SystemVerilog & Python Expertise

  • Comfortable developing checkers, coverage monitors, and testbenches in SystemVerilog.

  • Skilled in writing Python scripts for automation, data analysis, and performance modeling.

Architecture & Performance Modeling Knowledge

  • Experience building and maintaining performance models for chip subsystems.

  • Understanding of memory hierarchies, pipelines, interconnects, and compute accelerators.

Software Performance Profiling

  • Familiarity with performance bottleneck analysis, compiler optimizations, and workload tuning

  • Some exposure to kernel level performance metrics and profiling tools.

Benefits

  • Full medical, dental, and vision packages, with generous premium coverage

  • Housing subsidy of $2,000/month for those living within walking distance of the office

  • Daily lunch and dinner in our office

  • Relocation support for those moving to San Jose (Santana Row)

How we’re different

Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.

We are a fully in-person team in San Jose (Santana Row), and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.

Top Skills

Asic
Python
Soc
Systemverilog
HQ

Etched Cupertino, California, USA Office

Cupertino, CA, United States

Similar Jobs

16 Days Ago
Easy Apply
In-Office
San Jose, CA, USA
Easy Apply
214K-342K Annually
Expert/Leader
214K-342K Annually
Expert/Leader
Semiconductor
Lead verification strategy and methodologies for AI accelerators, define requirements, architect test benches, and support silicon bring-up.
Top Skills: C++SystemverilogUvm
4 Days Ago
Easy Apply
In-Office
Santa Clara, CA, USA
Easy Apply
160K-180K Annually
Senior level
160K-180K Annually
Senior level
Artificial Intelligence • Information Technology • Consulting
Develop and maintain UVM-based verification environments for SoC designs, including writing SystemVerilog assertions, debugging, and collaborating on verification plans.
Top Skills: C/C++Cadence XceliumEda Tools (E.G.Mentor Questa)Synopsys VcsSystemverilogUvm-Based Verification
10 Days Ago
Easy Apply
In-Office
3 Locations
Easy Apply
100K-500K Annually
Senior level
100K-500K Annually
Senior level
Hardware • Manufacturing
The SoC Physical Design Verification Engineer leads full-chip signoff, ensuring high-quality silicon through physical verification and debugging across teams for successful tapeouts.
Top Skills: CalibreFcIcvInnovusPegasusPythonTcl

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account