Baidu Logo

Baidu

Design Verification Engineer

Reposted 25 Days Ago
Be an Early Applicant
Easy Apply
In-Office
Sunnyvale, CA
Senior level
Easy Apply
In-Office
Sunnyvale, CA
Senior level
The Design Verification Engineer will verify functionality of AI SoC, develop UVM Testbench, conduct failure analysis and coverage analysis, and work with engineering teams.
The summary above was generated by AI

Do you want to be part of the AI revolution? Do you want to think out of the box, thriving on challenges in AI industry and have the desire to solve them? Do you want to work with a world-class team to explore the fast-growing AI hardware opportunities and impact on AI industry?

We’re looking forward to you joining us to collaborate, contribute, and revolutionize AI silicon and system.

Description

We are looking for an experienced design verification engineer to join our SoC team at Baidu’s Sunnyvale office. The successful candidate will be a motivated self-starter who will thrive in this highly technical environment. Your job responsibilities as a Design Verification Engineer will help the team to verify the functionality of Baidu's AI SoC at both block level and SoC level.

You will help on UVM Testbench development, directed/constrained random test generation, failure analysis and resolution, coverage analysis, and flow development.

Run RTL and gate level functional verification, debug failures, lead bug tracking, and analyze and close coverage.

Work closely with the design and systems engineering teams to review specifications and architecture, extract features, define verification plan & coverage model.

Support mixed-signal co-simulation using Verilog models of analog IP. Develop testbench, test cases, reference model, coverage model and automation of regression suite.

Support emulation and silicon bring up debug with your smart ideas to duplicate the problem in simulation.

Qualifications 

  • Minimum 5 years of experience of UVM based verification on a significantly complex project.
  • Advanced knowledge of standard ASIC design and verification flows, simulation and testbench development.
  • Advanced knowledge of System Verilog and the UVM methodology.
  • Solid verification skills in problem solving, constrained random testing, coverage closure, gate level simulations, X propagation.
  • Good practice of one scripting language (Perl, Python, Tcl) no preference.
  • SoC and IP verification experience on either one aspect (PCIe, Ethernet, HBM, GDDR, DDR, MMU, Cache).
  • Familiar with C/C++.
  • Formal Verification (Model Checking, Equivalence Checking).
  • Excellent communication skills in both English and Chinese.

Culture Fit:

  • Mission alignment: If you want to be part of a team to accomplish this great mission, we will provide you the best possible platform to do that.
  • Self-directed: We work best with people that are driven, motivated, and aspire to greatness.
  • Hungry to learn: We are eager to see you learn new skills and grow.
  • Team orientation: We work in small, fast-moving teams. We watch out for each other and go after big goals together as a team.

#LI-DNI


Top Skills

Gate Level Simulations
Perl
Python
Rtl
System Verilog
Tcl
Uvm
Verilog

Baidu Sunnyvale, California, USA Office

1195 Bordeaux Drive, Sunnyvale, CA, United States

Similar Jobs

2 Days Ago
In-Office
San Diego, CA, USA
107K-240K Annually
Senior level
107K-240K Annually
Senior level
Semiconductor
Lead verification strategy and execution for FPGA designs, develop verification environments, collaborate across teams, and mentor junior engineers.
Top Skills: Ci/CdGitQuestasimSystemverilogUvmUvmfVcs
5 Days Ago
In-Office
San Jose, CA, USA
Senior level
Senior level
Artificial Intelligence • Information Technology • Software • Database • Generative AI
The Senior ASIC Design Verification Engineer leads verification planning and execution for AI chip designs, collaborates with cross-functional teams, and innovates verification methodologies.
Top Skills: CC++SystemverilogUvmVerilog
6 Days Ago
In-Office
Santa Clara, CA, USA
235K-260K Annually
Senior level
235K-260K Annually
Senior level
Cybersecurity
As a Design Verification Engineer, you will verify ASICs for firewall products, define methodologies, create test plans, and debug while collaborating across teams.
Top Skills: CC++PerlPythonSystemverilogUnix ShellUvm

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account