Delos Data Logo

Delos Data

DFT Engineer - Verification

Posted 10 Days Ago
Be an Early Applicant
Remote
Hiring Remotely in USA
160K-220K Annually
Senior level
Remote
Hiring Remotely in USA
160K-220K Annually
Senior level
Seeking an experienced DFT Verification Engineer to ensure ASIC DFT logic correctness, building robust verification environments, and collaborating with design engineers on high-quality silicon delivery.
The summary above was generated by AI

DFT Verification Engineer

Who we are:

We are a stealth-mode startup building foundational technology to address performance, scalability, and resiliency challenges in large-scale AI data center clusters. We are backed by top-tier VC firms and notable angel investors.
The company is led by experienced builders and operators who have founded companies, taken them to scale, and exited successfully. We work with a strong sense of unity and shared responsibility, and we expect trust, integrity, and respect in how we collaborate and make decisions. We hold ourselves accountable to one another and to the quality of the work we deliver.
Headquartered in Silicon Valley, we operate across a mix of remote and on-site locations in the U.S. and Canada. We aim to create an environment where people are treated fairly, supported in their growth, and are empowered to do meaningful work alongside others who take the craft seriously.

What we need:

An experienced DFT Verification Engineer responsible for ensuring the functionality, correctness, and quality of ASIC DFT logic. This role focuses on building robust verification environments, executing coverage-driven verification plans, and working closely with DFT design engineers and manufacturing engineers to deliver reliable, high-quality silicon.
The ideal candidate has deep hands-on experience with SystemVerilog, UVM (or similar methodologies), and modern verification workflows, and is comfortable driving verification efforts from planning through closure. The ideal candidate is also knowledgeable about DFT topics such as scan/ATPG, JTAG, ijtag (ICL/PDL), boundary scan, MBIST, memory repair, and fuseboxes. Should have experience with gate-level simulation and tester pattern formats such as STIL.

Key Responsibilities:

  • Develop, implement, and maintain RTL verification environments using UVM or equivalent methodologies

  • Create and execute coverage-driven verification plans aligned with design specifications

  • Use EDA DFT tools (e.g., TestMax, Tessent) to create and run recommended pre-silicon test cases for MBIST and scan fabric inserted by those tools

  • Develop directed test cases for other (non-vendor-supplied) DFT logic to validate functionality and identify corner cases

  • Assist in verifying ATPG patterns, especially at SOC level, along with manufacturing reset sequences

  • Analyze simulation results, debug complex verification and design issues, and perform root-cause analysis in collaboration with DFT design engineers

  • Implement and track functional and code coverage, driving verification to closure

  • Develop reusable verification components and write SystemVerilog Assertions (SVA)

  • Participate in design and verification reviews, providing input on design testability, correctness, and optimization

  • Automate regression testing and enhance verification infrastructure using Python and scripting

  • Contribute to continuous improvement of verification processes, tools, and methodologies

  • Along with the DFT designers, help support post-silicon test bring-up debug

Required Skills and Qualifications:

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field

  • 5+ years of experience in digital design verification, with at least 2 in DFT verification specifically

  • Strong hands-on experience with UVM-based or similar verification methodologies

  • Proficiency in SystemVerilog

  • Experience in scripting (preferably Python) and automation

  • Experience with industry-standard EDA tools (e.g., Synopsys VCS, Siemens/Mentor Questa, Cadence Xcelium)

  • Experience with industry-standard EDA DFT tools (e.g., Synopsys TestMax + Yield Accelerator, Siemens Tessent)

  • Solid understanding of digital design fundamentals

  • Experience with verification of test sequences for high-speed PHY logic including PCIe and Ethernet (10G/40G/100G)

  • Strong analytical and problem-solving skills

  • Clear written and verbal communication skills for cross-functional collaboration

  • High attention to detail and ability to deliver reliable, high-quality verification outcomes

  • Ability to work independently and manage tasks to completion

Desired Skills:

  • Experience with change control systems, especially git

  • Experience verifying SoC-level designs

Compensation:

Target base salary for this role is $160,000 – $220,000 per year, plus meaningful equity, benefits, and 401(k). Salary ranges are determined by role, level, experience, and location.

We are an equal opportunity employer. We value a range of perspectives and experiences and make employment decisions based on merit and business needs. We do not discriminate on the basis of legally protected characteristics.

Agency Note:

We do not accept resumes from agencies or search firms. Please do not forward candidate profiles through our careers page, email, LinkedIn messages, or directly to company employees. Any resumes submitted will be deemed the property of the company, and no fees will be paid in the event the candidate is hired.

#LI-EW1

Top Skills

Cadence Xcelium
Eda Dft Tools
Python
Siemens Tessent
Synopsys Vcs
Systemverilog
Uvm

Similar Jobs

27 Minutes Ago
Remote
United States
131K-185K Annually
Senior level
131K-185K Annually
Senior level
Beauty • Robotics • Design • Appliances • Manufacturing
The Principal Electrical Engineer will lead system-level architecture for electrical designs, mentor engineers, drive engineering best practices, and ensure high-quality product delivery from concept to production.
Top Skills: Ac/DcCeDvtEmbedded SystemsFccFirmware IntegrationIec)Motor ControlPcb LayoutPower ElectronicsRegulatory Compliance (UlSchematic DesignThermal Systems
2 Hours Ago
In-Office or Remote
113K-193K Annually
Senior level
113K-193K Annually
Senior level
Artificial Intelligence • Big Data • Healthtech • Information Technology • Machine Learning • Software • Analytics
The role involves technical leadership in infrastructure and platform management, automation, AI/ML development, security, and mentoring engineering teams.
Top Skills: AIAWSAzureGCPKubernetesMl
2 Hours Ago
In-Office or Remote
113K-193K Annually
Senior level
113K-193K Annually
Senior level
Artificial Intelligence • Big Data • Healthtech • Information Technology • Machine Learning • Software • Analytics
The Actuarial Manager leads a team in Medicare forecasting analytics, collaborates cross-functionally, and develops data-driven strategies to improve health outcomes.
Top Skills: .NetExcelPower BIPythonRSASSQLVBA

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account