Intel Logo

Intel

IP Enablement Application Engineer

Reposted Yesterday
Be an Early Applicant
In-Office
Santa Clara, CA, USA
122K-232K Annually
Mid level
In-Office
Santa Clara, CA, USA
122K-232K Annually
Mid level
The IP Enablement Application Engineer supports customers in integrating IP into SoCs, resolves issues, collaborates on methodologies, and provides training on IP architecture.
The summary above was generated by AI
Job Details:

Job Description: 

About Intel Foundry Services

Intel Foundry is a systems foundry dedicated to transforming the global semiconductor industry by delivering cutting-edge silicon process and packaging technology leadership for the AI era. With a focus on scalability, AI advancement, and shaping the future, we provide an unparalleled blend of an industry-leading technology, a rich IP portfolio, a world-class design ecosystem, and an operationally resilient global manufacturing supply chain.

Position Overview

The Aerospace, Defense & Government (ADG) IP Enablement Application Engineer provides comprehensive technical support to Intel Foundry Services customers on IP integration challenges. This dynamic role requires a versatile engineer who engages with IP design teams and internal/external customers across all phases of IP development - from architecture through post-silicon validation and debug. The position embodies customer obsession by quickly resolving issues and providing hands-on debug across all design domains.

Key Responsibilities

IP Integration & Customer Support

  • Provide comprehensive technical support to Intel Foundry Services customers on IP integration issues, working independently with design teams and customers to solve complex challenges remotely or onsite
  • Fully own assigned IPs and work with internal and external customers to help them integrate Intel IPs into SoCs, providing expert technical support throughout the integration process
  • Drive resolution of customer issues related to IP collaterals generation, logic design verification, IP release, and integration in SoC environments

Cross-Functional Collaboration & IP Development

  • Work with cross-functional teams to develop SoC and IP integration methodologies and best practices
  • Engage with IP development teams to ensure all IP collaterals are generated and provided according to customer requirements and industry standards
  • Collaborate with internal teams across Intel and external stakeholders including foundry customers' design teams, IP providers, and EDA vendors on foundational IP integration issue resolution

Customer Requirements & Training

  • Engage in upfront identification and documentation of customer requirements, working with IP design teams to disposition and address requests
  • Prepare comprehensive customer training materials and provide training on IP architecture, specifications, and fuse/register settings to enable effective debug
  • Create application notes, documentation, and deliver technical training presentations to customers and internal teams

Quality & Process Improvement

  • Drive quality improvements in design kits and documentation, assisting in removing barriers to successful customer design tape-outs
  • Support debugging and problem-solving activities in collaborative team environments
  • Contribute to methodology improvements that enhance IP integration productivity and customer satisfaction

Core Competencies

  • Strong technical problem-solving and debugging capabilities
  • Ability to work independently and manage customer relationships effectively
  • Excellent communication skills for technical training and customer support
  • Willingness to travel to customer sites as required

Qualifications:

The Minimum qualifications are required to be considered for this position. Minimum qualifications listed below would be obtained through a combination of industry relevant job experience, internship experience and / or schoolwork/classes/research. The preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates

Minimum Qualifications

  • US Citizenship required
  • Ability to obtain a US Government Security Clearance
  • Bachelor's degree in Electrical Engineering, Computer Science, or in a STEM related field of study
  • 2+ years of experience in SOC IP Integration
  • 3+ years of combined experience in RTL design and DFT using Verilog/System Verilog
  • Experience in ASIC or SoC development

Preferred Qualifications:

  • Active US Government Security Clearance with a minimum of Secret level
  • Post Graduate degree in Electrical Engineering, Computer Science, or in a STEM related field of study
  • Experience with one or more industry standard IO interfaces including (ADPLL, GPIO, Digital Thermal Sensors, DDR, LPDDR, PCIE, USB, USB TypeC, Ethernet, etc.)
  • Experience with VCS, Verdi, Spyglass or equivalent tools
  • Experience with IP integration and design flow challenges within the context of subsystems and SOCs
  • Experience with IP development
  • Experience in scripting languages like such as Perl/Tcl/ and Python

What We Offer

  • Opportunity to work with cutting-edge memory technologies for aerospace, defense, and government applications
  • Direct customer engagement and technical leadership in advanced memory design
  • Access to Intel's most advanced foundry technologies and comprehensive memory IP portfolio
  • Competitive compensation
  • Professional development in memory design methodologies and foundry services
  • Direct impact on national security through advanced memory semiconductor solutions

          

Job Type:Experienced Hire

Shift:Shift 1 (United States of America)

Primary Location: US, Arizona, Phoenix

Additional Locations:US, California, Santa Clara, US, Oregon, Hillsboro

Business group:The Central Engineering Group (CEG) is Intel's data-driven organization that builds scalable engineering solutions across three pillars: Product Enablement (IP, tools, and methodologies), Custom ASIC (leveraging existing IP for custom silicon), and Foundry Enablement (supporting top customers and validating technologies). The team focuses on customer-driven, end-to-end solutions with short development cycles to deliver measurable business impact across Intel's product and foundry businesses.

Posting Statement:All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Position of TrustN/ABenefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation. Find out more about the benefits of working at Intel.



Annual Salary Range for jobs which could be performed in the US: $122,440.00-232,190.00 USD

The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

*

ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.

Top Skills

Asic
Eda Tools
Perl
Python
Soc
System Verilog
Tcl
Verilog
HQ

Intel Santa Clara, California, USA Office

Robert Noyce Building, Santa Clara, CA, United States, 95052

Intel Santa Clara, California, USA Office

2200 Mission College Blvd. , Santa Clara, CA, United States, 95054

Similar Jobs

45 Minutes Ago
Hybrid
Junior
Junior
Information Technology
The Account Representative will engage in outbound and inbound sales calls, building relationships with customers, closing sales, and managing sales opportunities.
12 Hours Ago
In-Office
92K-152K Annually
Junior
92K-152K Annually
Junior
Aerospace • Information Technology • Software • Cybersecurity • Design • Defense • Manufacturing
The engineer will verify FPGA designs, support development projects, collaborate with senior engineers, and assist in system integration tasks.
Top Skills: AsicFpgaUvm
12 Hours Ago
In-Office
161K-217K Annually
Senior level
161K-217K Annually
Senior level
Aerospace • Information Technology • Software • Cybersecurity • Design • Defense • Manufacturing
The Software Engineering Manager leads a team in the full software development lifecycle for aerospace platforms, manages projects and resources, and ensures successful collaboration with customers and stakeholders.
Top Skills: AnalysisDo-178 Software Certification MethodologyModelingSimulationSoftware Development LifecycleTesting

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account