OpenAI Logo

OpenAI

Physical Design Engineer

Posted 7 Hours Ago
Be an Early Applicant
In-Office
San Francisco, CA
310K-460K Annually
Mid level
In-Office
San Francisco, CA
310K-460K Annually
Mid level
The role involves physical design methodologies and implementation, collaborating with RTL designers, tool development, and optimizing silicon for power, performance, and area efficiency.
The summary above was generated by AI

About the Team
OpenAI’s Hardware team designs the custom silicon that powers the world’s most advanced AI systems. From system-level architecture to custom circuit implementations, we partner closely with model and infrastructure teams to deliver performance, power, and efficiency breakthroughs across all layers of the stack.

About the Role
We are seeking a highly skilled Silicon Implementation Engineer with deep expertise in physical design and methodology. This individual contributor role sits within our physical design team and is central to delivering power, performance, and area (PPA) optimized datapath and interconnect solutions for next-generation AI accelerators.

You’ll work closely with RTL designers to define and execute on physical design strategies. You will develop tools, flows and methodologies to increase team productivity. Your work will directly impact silicon’s performance and cost efficiency, as well as the team’s execution velocity and quality.

In this role, you will:

  • Develop, build and own tools, flows and methodologies for physical implementation

  • Own physical implementation of floorplan blocks from floorplanning to final signoff

  • Collaborate with RTL designers to drive optimal block implementation solutions

  • Analyze and optimize design for timing, power, and area trade-offs, working in collaboration with EDA vendors and ASIC partners

Qualifications:

  • BS w/ 4+ or MS with 2+ years or PhD with 0-1 year(s) of relevant industry experience in physical design and methodology development

  • Demonstrated success in taping out complex silicon designs

  • Hands-on experience with block physical implementation and PPA convergence

  • Strong coding experience with python, bazel, TCL

  • Strong experience building physical design tools, flows and methodologies

  • Strong understanding of microarchitecture, RTL design, physical design, circuit design, physical verification and timing closure.

  • Deep familiarity with industry-standard tools and flows for physical synthesis, PNR, LEC and power estimation

Bonus:

  • Experience with AI or HPC-focused chips

  • Experience with optimizing PPA for high performance compute cores

  • Hands-on experience with top-level design methodologies

About OpenAI

OpenAI is an AI research and deployment company dedicated to ensuring that general-purpose artificial intelligence benefits all of humanity. We push the boundaries of the capabilities of AI systems and seek to safely deploy them to the world through our products. AI is an extremely powerful tool that must be created with safety and human needs at its core, and to achieve our mission, we must encompass and value the many different perspectives, voices, and experiences that form the full spectrum of humanity. 

We are an equal opportunity employer, and we do not discriminate on the basis of race, religion, color, national origin, sex, sexual orientation, age, veteran status, disability, genetic information, or other applicable legally protected characteristic.

For additional information, please see OpenAI’s Affirmative Action and Equal Employment Opportunity Policy Statement.

Background checks for applicants will be administered in accordance with applicable law, and qualified applicants with arrest or conviction records will be considered for employment consistent with those laws, including the San Francisco Fair Chance Ordinance, the Los Angeles County Fair Chance Ordinance for Employers, and the California Fair Chance Act, for US-based candidates. For unincorporated Los Angeles County workers: we reasonably believe that criminal history may have a direct, adverse and negative relationship with the following job duties, potentially resulting in the withdrawal of a conditional offer of employment: protect computer hardware entrusted to you from theft, loss or damage; return all computer hardware in your possession (including the data contained therein) upon termination of employment or end of assignment; and maintain the confidentiality of proprietary, confidential, and non-public information. In addition, job duties require access to secure and protected information technology systems and related data security obligations.

To notify OpenAI that you believe this job posting is non-compliant, please submit a report through this form. No response will be provided to inquiries unrelated to job posting compliance.

We are committed to providing reasonable accommodations to applicants with disabilities, and requests can be made via this link.

OpenAI Global Applicant Privacy Policy

At OpenAI, we believe artificial intelligence has the potential to help people solve immense global challenges, and we want the upside of AI to be widely shared. Join us in shaping the future of technology.

Top Skills

Bazel
Python
Tcl
HQ

OpenAI San Francisco, California, USA Office

San Francisco, CA, United States

Similar Jobs

Yesterday
In-Office
2 Locations
89K-134K Annually
Senior level
89K-134K Annually
Senior level
Semiconductor
The role involves physical design of complex chips, methodology development, running synthesis, place and route tools, and performing timing and EMIR analysis checks in a team setting.
Top Skills: Cadence GenusCalibreFormalityFusion CompilerIc CompilerInnovusLecPrimerailPrimetimeSynopsys Design CompilerTempusVoltus
Yesterday
In-Office
Santa Clara, CA, USA
124K-186K Annually
Senior level
124K-186K Annually
Senior level
Semiconductor
The role involves physical design and methodology for advanced processor chips. Responsibilities include collaborating with design teams, implementation, mentoring, and scripting for automation.
Top Skills: Cadence InnovusEda ToolsPerlPythonShellTclVerilog
8 Days Ago
In-Office
Folsom, CA, USA
140K-263K Annually
Senior level
140K-263K Annually
Senior level
Artificial Intelligence • Cloud • Information Technology • Software • Semiconductor
Lead physical design for CPU cores from RTL to manufacturing-ready GDS. Perform synthesis, timing analysis, and optimization for high-performance processors. Collaborate with teams to ensure design quality and manufacturability.
Top Skills: CadenceClock Tree SynthesisFloorplanningGdsMentor GraphicsPerlPlace And RoutePower DistributionPythonRtlStatic Timing AnalysisSynopsysSynthesisTcl

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account