Cadence Design Systems Logo

Cadence Design Systems

Principal Application Engineer

Reposted 5 Hours Ago
Be an Early Applicant
In-Office
San Jose, CA
123K-229K Annually
Expert/Leader
In-Office
San Jose, CA
123K-229K Annually
Expert/Leader
As a Principal Application Engineer, you'll support customers with digital design implementation and signoff, collaborate with R&D, and enhance tools/methodologies using backend tools.
The summary above was generated by AI
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

As an expert Digital Implementation and Signoff Field Applications Engineering (AE) , you will work side-by-side with our leading edge customers. With your expertise, you'll help them deploy Cadence’s market-leading technologies in Synthesis, P&R, and Signoff to meet/exceed their PPA targets, achieve faster design closure, and turn their design concepts into reality. The greater your powers, the more business opportunities you'll help bring to the table. You will also work directly with the Cadence R&D group to drive the customer requirements and influence the direction of Cadence next-generation products and technologies.

At Cadence, customers are at the heart of everything we do. Talented leaders like you are what enable us to materialize this passion into results. By working directly with Cadence R&D and driving customer engagements, you will enhance your in-depth knowledge in nanometer design, unlock unique expertise in digital design implementation, and level up your communication, customer, and sales skills.

Key Responsibilities

  •  Be part of  team of Application Engineers providing technical support to Cadence customers in the areas of Backend Digital Design Implementation and Signoff including Place and Route, Design Closure, and timing/power signoff
  • Guide customers on how to best utilize Cadence technologies to achieve their design goals and meet project schedules
  • Collaborate with team to conduct technical presentations and product demonstrations
  • Drive technical evaluations/benchmarks to success
  • Work closely with R&D to enhance the tools and methodologies to meet and exceed customer’s requirements
  • Drive adoption and proliferation of Cadence tools and technologies 
  • Provide guidance to the team to amend & augment the flow as needed using Tcl and/or other programming skills to meet objectives and improve results/flows
  • Capture best practices and lessons learned from current evaluations/benchmarks and utilize to improve efficiency and success rate in next engagements 

Job Requirements

Minimum

  • 10+ years of industry Physical Design experience
  • BS degree Computer Science/Engineering, Electrical, Engineering, or related field
  • Strong knowledge in Digital Design Fundamentals, Semiconductor fundamentals, and Static Timing Analysis is required
  • Prior experience with IC digital implementation flows and backend EDA tools including Place and Route, IR Drop, backend design timing and power closure
  • Experience with advanced nodes 10nm and below
  • Experience in scripting languages such as Tcl/Perl/Python is a must
  • Strong customer-facing communication and problem-solving skills
  • Strong personal drive for continuous learning and expanding professional skill sets
  • Strong verbal, written, and customer communication skills

Preferred

  • MS degree Computer Science/Engineering, Electrical, Engineering, or related field
  • Prior experience with IC digital implementation flows and font-end EDA tools including Synthesis, DFT, and Logical Equivalence Checking
  • Prior experience with Cadence tools such as Genus, Innovus, Conformal, Tempus, Modus, Voltus or ICC, ICC2, DC or Primetime is highly desired
  • Experience with advanced nodes 5nm and below

The annual salary range for California is $123,200 to $228,800. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.

We’re doing work that matters. Help us solve what others can’t.

Top Skills

Cadence Tools
Conformal
Dc
Dft
Genus
Ic Digital Implementation
Icc
Icc2
Innovus
Logical Equivalence Checking
Modus
Perl
Place And Route
Primetime
Python
Synthesis
Tcl
Tempus
Voltus
HQ

Cadence Design Systems San Jose, California, USA Office

2655 Seely Avenue, San Jose, CA, United States, 95134

Similar Jobs

Yesterday
In-Office or Remote
San Francisco, CA, USA
164K-257K Annually
Senior level
164K-257K Annually
Senior level
Cloud • Information Technology • Productivity • Security • Software • App development • Automation
Lead the design and architecture of Oracle Fusion applications for finance functions. Oversee integration, customization, performance optimization, security, and vendor management.
Top Skills: Ai/Ml TechnologiesAPIsEtl ToolsOracle FusionOracle Fusion FinancialsOracle Fusion HcmOracle Fusion MiddlewareOracle Fusion ProcurementWeb Services
10 Days Ago
In-Office
2 Locations
Senior level
Senior level
Semiconductor
The candidate will drive design wins in EV and industrial sectors, manage customer relationships, and promote Nexperia's technology solutions. The role involves technical presentations and collaboration with internal teams.
Top Skills: Discrete SemiconductorsElectronics DesignEv TechnologyMosfetsPower Management Ics
12 Days Ago
In-Office
2 Locations
123K-229K Annually
Senior level
123K-229K Annually
Senior level
Cloud • Hardware • Software • Semiconductor
The role involves performing static timing analysis, glitch and noise analysis, automation of flows, and technical training with extensive experience in timing analysis methodologies.
Top Skills: PerlPythonTclTempus Signoff

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account