Micron Technology Logo

Micron Technology

Principal Design Engineer

Posted Yesterday
Be an Early Applicant
In-Office
San Jose, CA, USA
140K-298K Annually
Senior level
In-Office
San Jose, CA, USA
140K-298K Annually
Senior level
The Principal Design Engineer will lead the development of NAND flash memory circuits, manage designs, optimize layouts, and mentor younger engineers.
The summary above was generated by AI
Our vision is to transform how the world uses information to enrich life for all .
Micron Technology is a world leader in innovating memory and storage solutions that accelerate the transformation of information into intelligence, inspiring the world to learn, communicate and advance faster than ever.
The Principal Design Engineer in Micron's NVEG organization, you will be at the forefront of shaping the future of memory technology! In this role, you will lead the development, layout, and optimization of ground breaking datapath circuits for next-generation NAND flash memory. You will act as a key technical leader, driving task forces and making strategic architectural decisions to achieve critical design targets such as unprecedented data rates and lower power consumption. By evaluating the trade-offs of emerging architectures, you will advise end-to-end implementation-from design planning and layout to silicon validation-ensuring project achievements are met while mentoring the next generation of engineering talent!
What's Encouraged Daily:
  • Technical Ownership: Manage, design, and verify major IO/datapath blocks (e.g., input receiver, serializer, deserializer, clock distribution, equalizer, ZQ calibration, ONFI training features, and wave pipelines) to strictly meet performance specifications.
  • Layout & Optimization: Model layout parasitics and optimize signal quality. Conduct regular layout reviews to identify and complete opportunities for area reduction and power efficiency improvements.
  • Multi-functional Integration: Collaborate closely with project integration and other functional design teams to define and negotiate specifications for major block interfaces.
  • Silicon Bring-up & Yield: Partner with Product Engineering (PE) to define silicon experiments, drive silicon debugging, and propose architectural fixes to improve yield and performance.
  • Customer & Systems Alignment: Liaise with Applications Engineering (Apps) to evaluate the feasibility of introducing new specifications, balancing customer needs against design requirements and physical limitations.
  • Document methodologies clearly. Present final results to expert panels and team members. Actively mentor engineers newer to the field to improve the team's technical skills.

Minimum Qualifications
  • BS or MS in Electrical Engineering, or a related filed with 8+ years of relevant IC design experience
  • 10+ years of in depth knowledge and deep intuitive understanding of high-speed IO circuit performance, power/area optimization, and top level chip architecture/floorplanning.
  • Proven track record in physical design flows, layout optimization, and parasitic extraction.
  • Demonstrated experience with high-speed interfaces for NAND and sophisticated training/calibration features.
  • Strong project management skills with the ability to lead sophisticated design initiatives and effectively communicate progress and outcomes to diverse team members.

Preferred Qualifications
  • Hands-on experience in applying AI to improve design quality, workflow efficiency, or layout optimization.
  • Experience with DRAM interface(e.g. DDR4/5, LPDDR5/6, HBM3/3E/4) or other high speed industry standard interfaces.
  • Experience with signal/power integrity (SI/PI) and chip-level power delivery network(PDN) design and optimization
  • Comprehensive understanding of sophisticated CMOS device physics, device reliability mechanisms, BSIM modeling, and CMOS targets for high-speed IO operation.

The US base salary range that Micron Technology estimates it could pay for this full-time position is:
$140,000.00 - $298,000.00 a year
Additional compensation may include benefits, bonuses and equity.
Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target base pay for new hire salaries of the position across all US locations. Within the range, individual pay is determined by work location and additional job-related factors, including knowledge, skills, experience, tenure and relevant education or training. The pay scale is subject to change depending on business needs. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits.
As a world leader in the semiconductor industry, Micron is dedicated to your personal wellbeing and professional growth. Micron benefits are designed to help you stay well, provide peace of mind and help you prepare for the future. We offer a choice of medical, dental and vision plans in all locations enabling team members to select the plans that best meet their family healthcare needs and budget. Micron also provides benefit programs that help protect your income if you are unable to work due to illness or injury, and paid family leave. Additionally, Micron benefits include a robust paid time-off program and paid holidays. For additional information regarding the Benefit programs available, please see the Benefits Guide posted on micron.com/careers/benefits .
Micron is proud to be an equal opportunity workplace and is an affirmative action employer. All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, age, national origin, citizenship status, disability, protected veteran status, gender identity or any other factor protected by applicable federal, state, or local laws.
To learn about your right to work click here.
To learn more about Micron, please visit micron.com/careers
US Sites Only: To request assistance with the application process and/or for reasonable accommodations, please contact Micron's People Organization at [email protected] or 1-800-336-8918 (select option #3)
Micron Prohibits the use of child labor and complies with all applicable laws, rules, regulations, and other international and industry labor standards.
Micron does not charge candidates any recruitment fees or unlawfully collect any other payment from candidates as consideration for their employment with Micron.
AI alert: Candidates are encouraged to use AI tools to enhance their resume and/or application materials. However, all information provided must be accurate and reflect the candidate's true skills and experiences. Misuse of AI to fabricate or misrepresent qualifications will result in immediate disqualification.
Fraud alert: Micron advises job seekers to be cautious of unsolicited job offers and to verify the authenticity of any communication claiming to be from Micron by checking the official Micron careers website in the About Micron Technology, Inc.

Top Skills

Bsim Modeling
Cmos Device Physics
High-Speed Io Circuits
Nand Flash Memory
Silicon Validation

Micron Technology Milpitas, California, USA Office

540 Alder Dr, Milpitas, CA, United States, 95035

Similar Jobs at Micron Technology

6 Days Ago
In-Office
San Jose, CA, USA
135K-286K Annually
Senior level
135K-286K Annually
Senior level
Artificial Intelligence • Hardware • Information Technology • Machine Learning
Lead and manage a team of electrical engineers in semiconductor tester equipment and board design, ensuring quality and project alignment. Conduct design reviews, oversee PCB layout, and support throughout the product lifecycle, driving innovation in electrical design.
Top Skills: HdlI2CJtagLtspicePciePspicePythonQuartusSiemens XpeditionSpiSystemverilogUartVerilogVhdlVivado
6 Days Ago
In-Office
San Jose, CA, USA
140K-298K Annually
Senior level
140K-298K Annually
Senior level
Artificial Intelligence • Hardware • Information Technology • Machine Learning
The Principal Design Engineer will lead teams in digital circuit design for memory products, focusing on NAND technology. Responsibilities include logic design, circuit development, verification, and collaboration across teams to ensure performance and reliability standards.
Top Skills: Digital CircuitsRtlVerilog
6 Days Ago
In-Office
San Jose, CA, USA
140K-298K Annually
Senior level
140K-298K Annually
Senior level
Artificial Intelligence • Hardware • Information Technology • Machine Learning
The Principal Design Engineer will lead the design and layout of datapath circuits for NAND flash memory, optimizing performance and implementing architectural changes based on new specifications.
Top Skills: CmosDdr4Electrical EngineeringHbmLpddr5Nand Flash MemoryTsvVerilog

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account