Astera Labs Logo

Astera Labs

Principal Test Engineer

Reposted 13 Hours Ago
Be an Early Applicant
Easy Apply
In-Office
San Jose, CA
209K-230K Annually
Senior level
Easy Apply
In-Office
San Jose, CA
209K-230K Annually
Senior level
Lead ATE Test solutions for complex mixed-signal SoC products; define test strategies, interact with manufacturing partners, and oversee product from design to high-volume production.
The summary above was generated by AI

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

Job Description

We are looking for Principal Test Engineers with proven experience in developing and supporting complex mixed-signal silicon SoC products to lead ATE Test solutions. The ideal candidate will develop and oversee SoC test strategy, interact with manufacturing partners, define, and implement ATE programs and own the product from design, initial samples all the way through high volume production ramp. The candidate should have working knowledge of communication/interface protocols such as PCI-Express (Gen-4/5/6), Ethernet, Infiniband, DDR, NVMe, USB, etc.

Basic Qualifications

  • Strong academic and technical background in electrical engineering. At minimum, a Bachelor’s in EE is required, and a Master’s is preferred.
  • ≥8-year experience releasing complex SoC/silicon products to high volume manufacturing.
  • Working knowledge of high-speed protocols like PCIe, Ethernet, Infiniband, DDR, NVMe, USB, etc.
  • Professional attitude with ability to execute on multiple tasks with minimal supervision.
  • Strong team player with good communication skills to work alongside a team of high caliber engineers.
  • Entrepreneurial, open-mind behavior and can-do attitude.

Required Experience

  • Hands-on experience with high-speed mixed signal SoC test program/hardware development on multiple high-speed test platforms.
  • Collaboration with design team to define test strategy, create and own test plan.
  • Tester platform selection, design, and development of ATE hardware for wafer sort and final test.
  • Familiar with high-speed load board design techniques.
  • Proven track record of implementing ATE patterns to optimize tester resources and minimize ATE test time while maintaining product quality.
  • Strong knowledge and development of DFT techniques implemented in silicon that provide maximum defect and parametric device coverage – SCAN, MEMBIST, SerDes and other functional tests.
  • Skilled in control interfaces – I2C, I3C, SPI, MDIO, JTAG etc.
  • Expertise in production test of high speed SerDes operating at 16Gbps and higher.
  • Skilled in ATE programming, silicon/ATE bring-up, bench-ATE correlation and debug.
  • Experience with lab equipment including protocol analyzers and oscilloscopes.
  • Experience with using Advantest 93k ATE platform.
  • Proficiency in, at least, one modern programming language such as C/C++, Python.

Preferred Experience

  • Fluent in data processing using high level programming languages.
  • Experience in running External loopback at wafer sort.
  • Familiarity with modern databases

The base salary range is $209,000.00 USD – $230,000.00 USD. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.  

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Advantest 93K Ate Platform
C/C++
Ddr
Ethernet
I2C
I3C
Infiniband
Jtag
Mdio
Nvme
Pci-Express
Python
Spi
Usb
HQ

Astera Labs Santa Clara, California, USA Office

Santa Clara, CA, United States, 95054

Similar Jobs

Yesterday
In-Office
Santa Clara, CA, USA
126K-226K Annually
Senior level
126K-226K Annually
Senior level
Cybersecurity
Design, develop, and execute test automation for software features on the Prisma Access Cloud Service, ensuring product quality and reliability through various testing methods and tools.
Top Skills: AWSAzureBqDockerGCPGoKotlinKubernetesLinuxMySQLNeoPytestPythonRedisRest ApiRobot FrameworkZookeeper
2 Days Ago
In-Office
Santa Clara, CA, USA
147K-221K Annually
Senior level
147K-221K Annually
Senior level
Cybersecurity
Develop and execute tests and frameworks for Prisma SASE functionality, leading automation design, collaborating with teams, and enhancing test strategies.
Top Skills: Azure AdDnsGoLinuxmacOSOktaPythonRest ApiSsl/TlsTcp/IpWindows
2 Days Ago
In-Office
Santa Clara, CA, USA
147K-220K Annually
Senior level
147K-220K Annually
Senior level
Cybersecurity
Lead end-to-end validation for networking and security features, drive quality initiatives, mentor team members, and innovate QA processes.
Top Skills: AWSGCPHTTPHttpsJenkinsPythonSmtpTcp/Ip

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account