Persimmons, Inc. Logo

Persimmons, Inc.

Senior ASIC Design Verification Engineer

Reposted 13 Days Ago
Be an Early Applicant
In-Office
San Jose, CA
Senior level
In-Office
San Jose, CA
Senior level
The Senior ASIC Design Verification Engineer leads verification planning and execution for AI chip designs, collaborates with cross-functional teams, and innovates verification methodologies.
The summary above was generated by AI

Who we are:

Persimmons is building the infrastructure that will power the next decade of AI. Founded in 2023 by veteran technologists from the worlds of semiconductors, AI systems, and software innovation, We’re on a mission to enable smarter devices, more sustainable data centers, and entirely new applications the world hasn’t imagined yet.

Why join us:

We’re growing fast and looking for bold thinkers, builders, and curious problem-solvers who want to push the limits of AI hardware and software. If you're ready to join a world-class team and play a critical role in making a global impact - we want to talk to you.

What you’ll do:

As a Senior ASIC Design Verification Engineer, you will be responsible for verifying critical blocks in the Persimmons inference chiplet that will run the smallest to largest AI models. Your primary duties and responsibilities include:

  • Lead comprehensive verification planning and execution for fabric-level and full-chip designs, ensuring robust validation across all design hierarchies.
  • Collaborate cross-functionally with architecture, firmware, and design teams to develop detailed test plans that validate implementation against specifications and requirements.
  • Design and implement advanced testbenches featuring constrained random stimulus generation, intelligent checkers, comprehensive scoreboards, and targeted assertions to ensure design correctness and coverage.
  • Architect and execute verification strategies encompassing test planning, coverage analysis, automated regression management, and data-driven insights to maximize verification efficiency and quality.
  • Drive verification excellence through established methodologies including structured code reviews, agile sprint planning, and systematic feature deployment processes.
  • Innovate verification approaches by researching and implementing next-generation methodologies, automated flows, and emerging technologies including AI-driven verification tools.

Requirements

What You Bring To The Table:

  • Educational Foundation: Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related technical discipline.
  • Proven Experience: 7-10+ years of hands-on verification experience spanning test plan development, simulation environment creation, test implementation, and complex debugging across diverse IP blocks, SoCs, and system-level designs.
  • Specialized Expertise: Demonstrated proficiency in fabric-level and chip-level verification methodologies and best practices.
  • Technical Mastery: Advanced skills in SystemVerilog/Verilog, UVM methodology, and C/C++ programming, including embedded code development and validation for RISC-based processors.
  • Verification Leadership: Established track record in creating scalable verification flows, implementing coverage-driven verification strategies, and developing assertion-based verification frameworks.

Benefits
  • Competitive salary and benefits package
  • Flexible PTO
  • 401k

Please note: Our organization does not accept unsolicited candidate submissions from external recruiters or agencies. Any such submissions, regardless of form (including but not limited to email, direct messaging, or social media), shall be deemed voluntary and shall not create any express or implied obligation on the part of the organization to pay any fees, commissions, or other compensation. Direct contact of employees, officers, or board members regarding employment opportunities is strictly prohibited and will not receive a response.

Top Skills

C
C++
Systemverilog
Uvm
Verilog
HQ

Persimmons, Inc. San Jose, California, USA Office

San Jose, California, United States, 95054

Similar Jobs

4 Hours Ago
In-Office
Santa Clara, CA, USA
136K-265K Annually
Senior level
136K-265K Annually
Senior level
Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
Develop CAD software and methodologies for high performance chip design and verification at NVIDIA. Collaborate on EDA tools and provide project support.
Top Skills: C++PerlPythonTcl
19 Days Ago
Easy Apply
In-Office
Irvine, CA, USA
Easy Apply
160K-220K Annually
Senior level
160K-220K Annually
Senior level
Aerospace • Other
Develop and verify digital ASICs for SpaceX's Starlink project; responsibilities include writing test plans, executing tests, and conducting validations.
Top Skills: AsicOvmPythonUvmVmm
2 Hours Ago
In-Office
Santa Clara, CA, USA
136K-265K Annually
Senior level
136K-265K Annually
Senior level
Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
As a Senior ASIC Design Verification Engineer, you will lead verification strategies for GPUs and SoCs, develop test plans, and manage integration, while collaborating within a global team.
Top Skills: Functional CoverageMake FilesObject Oriented ProgrammingPerlQuestaSvaSystem VerilogTclUvmVcsVerilog

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account