Broadcom Logo

Broadcom

Senior Custom ASIC Engineering Lead

Reposted 6 Days Ago
Be an Early Applicant
In-Office
3 Locations
141K-226K Annually
Senior level
In-Office
3 Locations
141K-226K Annually
Senior level
Lead ASIC programs from inception to production, manage customer relationships, ensure design quality, and advise on EDA best practices.
The summary above was generated by AI

Please Note:

1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)

2. If you already have a Candidate Account, please Sign-In before you apply.

Job Description:

Are you a versatile, senior engineer capable of leading external and internal cross-functional teams in areas such as physical design, STA, DFT, and packaging? Have you taped out so many chips that you can identify potential design problems hidden in EDA reports, advise design teams on how to fix them and then publish an application note about avoiding them in future? Do you love technical-deep-dive with engineers and providing an eagle’s eye summary to management? If this is your engineering profile and you are looking for a challenge, then we have one for you.

Broadcom develops critical Infrastructure chips that enable a variety of Customers to produce ASICs in almost all major segments of the Semiconductor industry, including AI. Our ASIC products division is looking for a senior engineer to guide Customer teams designing challenging chips in areas such as AI, HPC, networking and storage. This is an immensely responsible position, and an opportunity to push the frontiers of technology by working with cross-functional teams inside and outside of Broadcom.

As a valued member of this team, you will be required to do the following:

  • Manage external customer ASIC programs from inception to finish, including RFQs, technology and IP collaterals, design, test, packaging, fabrication, bring-up and production
  • Advise customers on best practices in EDA, flows and design methodologies, and by organizing Q&A sessions with Broadcom technology experts
  • See ahead, plan ahead, work ahead. Proactively assess potential risks to the design quality, project schedule, then work with cross-functional teams to prepare and execute risk mitigation actions
  • Execute physical design flows to check that incoming customer tape-in netlists meet Broadcom’s stringent tape-out quality standards
  • Motivate and drive yourself to stay abreast of developments in Broadcom IPs, technology and end user applications
  • Participate in discussions about your chips with marketing, sales, legal and regulatory compliance teams
  • Be a consummate team player and assist other teams in need

You must have these proven skills to qualify for this position:

  • Multiple tape-outs in advanced technology nodes
  • Analyze PPA tradeoffs involved amongst various library components, and architectures
  • Knowledgeable in low power design and power management
  • Hands-on experience in physical design and STA, EDA tools, design flows for physical design, logic simulation, test, and packaging
  • Programming in TCL, shell and scripting languages

Following skills are nice to have:

  • Exposure to SERDES communications protocols.
  • Logic design, chip architecture, microarchitecture, Verilog RTL coding Front-end logic design verification, DRC, logic synthesis
  • Knowledge of DFT methods including scan, memory BIST and repair

Education and Experience required:

  • Bachelor's in Electrical Engineering and 12 + years of related experience or a Master's degree in Electrical Engineering and 10+ years of related experience.

Additional Job Description:

Compensation and Benefits

The annual base salary range for this position is $141,300 - $226,000. 

 

This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements.

Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.

Broadcom is proud to be an equal opportunity employer.  We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law.  We will also consider qualified applicants with arrest and conviction records consistent with local law.

If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.

Top Skills

Eda Tools
Shell Scripting
Tcl
Verilog Rtl
HQ

Broadcom San Jose, California, USA Office

1320 Ridder Park Drive, San Jose, CA, United States, 95131

Similar Jobs

18 Minutes Ago
Easy Apply
Hybrid
San Francisco, CA, USA
Easy Apply
80K-110K Annually
Entry level
80K-110K Annually
Entry level
Artificial Intelligence • Information Technology • Machine Learning • Natural Language Processing • Productivity • Software • Generative AI
This program aims to recruit early career talent for various roles, allowing candidates to work on impactful projects while gaining exposure to different functions.
Top Skills: Ai Native ToolsChatgptClaudeCodaGoogle Workspace
18 Minutes Ago
In-Office or Remote
Irvine, CA, USA
120K-175K Annually
Mid level
120K-175K Annually
Mid level
Artificial Intelligence • HR Tech • Other • Software • Business Intelligence
As a Software Engineer at Compa, you will develop and enhance the SaaS platform for compensation intelligence, collaborating across teams to improve system architecture and user experiences.
Top Skills: AWSDjangoGraphQLPythonReactTypescript
18 Minutes Ago
In-Office
2 Locations
120K-140K Annually
Mid level
120K-140K Annually
Mid level
Artificial Intelligence • HR Tech • Other • Software • Business Intelligence
The Product Marketing Manager will define product positioning, create narratives, own go-to-market plans, and develop sales enablement materials for Compa's AI platform.
Top Skills: Webflow

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account