Altera (altera.com) Logo

Altera (altera.com)

Senior DFT Design Engineer

Posted 2 Days Ago
Be an Early Applicant
In-Office
San Jose, CA, USA
143K-207K Annually
Senior level
In-Office
San Jose, CA, USA
143K-207K Annually
Senior level
As a Senior DFT Design Engineer, you will define and implement DFT architectures, perform test logic insertion, collaborate with design teams, and contribute to DFT methodologies.
The summary above was generated by AI
Job Details:

Job Description:

About Altera:

Accelerating Innovators — Altera provides leadership programmable solutions that are easy to use and deploy, across the cloud to the edge, enabling limitless possibilities for AI. Our broad portfolio includes FPGAs, SoCs, CPLDs, IP, development tools, system-on-modules, SmartNICs and IPUs, offering the flexibility to accelerate innovation. 
 

Our innovation in programmable logic began in 1983. Since then we’ve delivered the tools and technologies that empower customers to innovate, differentiate, and succeed in their markets. 
 

Join us on our journey to becoming the world’s #1 FPGA company!

About the Role:

The Altera DFT team is looking for a motivated Senior DFT (Design for Testability) Design Engineer to join an industry-leading IC design organization. This is an opportunity to work on cutting-edge technologies including FPGA, processor, DSP, SERDES, IO, 2.5D/3D multi-die packaging, and other advanced solutions that will drive future innovation.

As a Senior DFT Design Engineer, you will be responsible for DFT architecture and implementation, including DFT specifications, test logic insertion, test mode timing constraints, ATPG, and pre-silicon validation. You will also contribute to the development of DFT methodologies and flows to improve pre-silicon and post-silicon validation processes.

This role provides the opportunity to work closely with IP and integration design teams to understand design and functional behaviors of complex circuits, as well as with test development teams to meet manufacturing test requirements for coverage, cost, yield, and silicon bring-up/debug.

Responsibilities:

  • Define and implement DFT architectures and specifications for FPGA, processors, DSP, SERDES, IO, and multi-die designs.

  • Perform test logic insertion, ATPG pattern generation, and pre-silicon validation for manufacturability and quality.

  • Collaborate with IP and integration design teams to align DFT features with design functionality and timing.

  • Partner with test development teams to support silicon bring-up, debug, and production readiness.

  • Contribute to DFT methodology and automation flows to enhance scalability and efficiency.

  • Ensure manufacturability goals are met, including test coverage, test cost optimization, yield improvement, and debug support.

Salary Range

The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.  

$142,600 - $206,500 USD 

 

We use artificial intelligence to screen, assess, or select applicants for the position. Applicants must be eligible for any required U.S. export authorizations. 

#LI-MD1

Qualifications:

Minimum Qualifications:

Bachelor’s degree in Electrical Engineering, Computer Engineering, or related field with 7+ years of industry experience in the following – OR – Master’s degree in Electrical Engineering, Computer Engineering, or related field with 5+ years of industry experience in the following:

  • Experience in DFT design and verification at both RTL and gate level.

  • Experience in EDA tools such as synthesis and scan insertion tools, ATPG tools, simulation and debug tools, STA tools

  • Design automation experience and proficiency in scripting languages such as Perl/TCL

Preferred Qualifications:

  • Experience with test compression, BIST (MBIST/LBIST), and advanced fault models.

  • Prior experience with 2.5D/3D multi-die designs and high-speed IO/SerDes DFT.

Job Type: Regular

Shift:Shift 1 (United States of America)

Primary Location:San Jose, California, United States

Additional Locations:

Posting Statement:All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Top Skills

Dft
Dft Methodologies
Dsp
Eda Tools
Fpga
Perl
Rtl
Serdes
Tcl
HQ

Altera (altera.com) San Jose, California, USA Office

101 Innovation Dr, San Jose, California, United States, 95134

Similar Jobs

6 Minutes Ago
Remote or Hybrid
United States
122K-168K Annually
Mid level
122K-168K Annually
Mid level
Big Data • Food • Hardware • Machine Learning • Retail • Automation • Manufacturing
As a SIEM Engineer, you will assess security risks, develop policies, manage logging infrastructure, and communicate with stakeholders to ensure information security and compliance.
Top Skills: Amazon Web ServicesCriblDatabahnElkLogscaleNgsiemNifiSIEMSplunkSumo Logic
21 Minutes Ago
In-Office
120K-180K Annually
Mid level
120K-180K Annually
Mid level
Artificial Intelligence • Big Data • Consumer Web • eCommerce
The Product Designer will create consumer experiences for an AI-native commerce platform, focusing on unique design challenges and iterative prototyping using AI. Responsibilities include designing web app interfaces and integrating AI verification experiences while balancing user needs against stakeholder desires.
Top Skills: Ai Design ToolsCSSFigmaReact
21 Minutes Ago
In-Office
100K-140K Annually
Mid level
100K-140K Annually
Mid level
Artificial Intelligence • Big Data • Consumer Web • eCommerce
The Workplace Operations Lead will build and own the operational infrastructure for Product.ai, overseeing office operations, vendor management, onboarding processes, event logistics, and digital workspace administration. This role requires system-building capabilities and high emotional intelligence to effectively support the team and CEO.
Top Skills: Ai ToolsNotion

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account