Eliyan Corporation Logo

Eliyan Corporation

DFT - Staff DFT Engineer

Reposted 9 Days Ago
In-Office or Remote
6 Locations
Senior level
In-Office or Remote
6 Locations
Senior level
The Staff DFT Engineer will define and implement DFT strategies and methodologies, work with cross-functional teams, and support device bring-up for high-volume manufacturing.
The summary above was generated by AI
Join the leading chiplet startup!  As an Eliyan Staff DFT Engineer, you will be working at a fast-paced early-stage startup creating technologies that fuel tomorrow’s chiplet based systems with best-in-class power, area, manufacturability, and design flexibility.  You will be defining and implementing scan, memory BIST, IEEE 1149.x/1687/1500/1838 structures, and reporting coverage.  You will work with a cross-functional team of industry experts that operate from first principles, innovate and push the envelope to create high-volume and high-performance manufacturable products.  We offer a fun work environment with excellent benefits.

Key Responsibilities:

  • Work with the DFT and Chip Architects to define DFT strategy, methodologies, and implementation plan for various projects (chip_level and stand-alone IP blocks such as PHYs and chiplets)
  • Implement DFT features in RTL for digital and analog blocks to the defined architecture & plan
  • Generate patterns (e.g., 1687 PLDs, 1149.x, MBIST, etc.) and validate the same at the RTL & gate level
  • Generate ATPG patterns (SA/TDF/etc.) and validate the same in 0-delay and SDF-delay based simulations. 
  • Collaborate with Analog/Mixed Signal (AMS) teams to ensure DFT coverage for high-speed interfaces & implement structural tests for digital logic in the analog blocks
  • Work with circuit architects on advanced testing techniques such as PRBS-based PHY loopback capabilities, internal measurement of high-speed clock networks, etc.
  • Support flow automation and scripting
  • Support device bring up in the lab and pattern handoff to operations for high volume manufacturing and qualification (e.g., running patterns in the lab via the TAP controller, post-silicon bring up of patterns on the ATE, pattern bring up for HTOL and other QUAL activities, RMA analysis, etc.)
  • Document overall test coverage and mitigation strategy to narrow down holes
  •  

Minimum Qualifications:

  • Proficient in modern DFT/DFx techniques, methods, & tools (scan insert & ATPG, MBIST, etc.)
  • Working knowledge of relevant industry standards (e.g., IEEE 1149.x/1687/1500/1838)
  • Proficient in Verilog simulation & debug of DFT structures at the RTL & gate level
  • General knowledge of digital and AMS circuit design techniques
  • Experience in taping out at least 4 designs and bring up of at least 2 designs on an ATE or in the lab
  • Proficient in TCL/shell scripting, working knowledge of scripting in one of perl/python or similar languages, working knowledge of other industry standard tools (Make, bug tracking, colab SW)
  • Ability to work collaboratively with cross functional team
  • BS EE or equivalent, with 6-9 years of experience

Ideal Qualifications:

  • Deep expertise in modern test methods and DFx methodologies
  • Experience in balancing tradeoffs of test time vs complexity (PPA) vs coverage
  • Experience in taking a holistic view of a devices test coverage to incorporate the coverage from non-structural tests into the overall coverage analysis 
  • Experience with delivery of hard and soft IP to internal and external customers, including the ability to create design kit collaterals for the IP
  • 3+ experience with Siemens Tessent platform including ATPG, MBIST, iJtag, BS, and SSN flows
  • MS/PhD EE or equivalent, with 6-9 years of experience

Eliyan Corporation Santa Clara, California, USA Office

Santa Clara, California, United States

Similar Jobs

An Hour Ago
Remote
70K-180K Annually
Senior level
70K-180K Annually
Senior level
Artificial Intelligence • Software • Generative AI
Seeking a Senior Full-Stack Engineer with leadership experience, strong web development skills, and effective communication. Responsibilities include managing projects, leading teams, and collaborating with clients to define technical solutions.
Top Skills: Node.jsPythonReactTypescript
An Hour Ago
Remote
204K-276K Annually
Expert/Leader
204K-276K Annually
Expert/Leader
Artificial Intelligence • Cloud • Consumer Web • Productivity • Software • App development • Data Privacy
Lead design and implementation of shared, reusable data models and a certified metrics layer. Standardize pipeline patterns, CI/CD, and governance; modernize orchestration and observability; partner with Data Science, Infrastructure, and Product to deliver reliable analytics pipelines and enable AI-native data development.
Top Skills: AirflowAtlanDatabricksDatabricks Metric ViewsDbtDbt MetricflowDelta LakeGreat ExpectationsMonte CarloPythonSpark SqlSQLUnity Catalog
An Hour Ago
Remote
162K-220K Annually
Senior level
162K-220K Annually
Senior level
Artificial Intelligence • Cloud • Consumer Web • Productivity • Software • App development • Data Privacy
As a Senior Data Scientist, you will influence product direction, collaborate with cross-functional teams, and leverage data analytics to drive AI product development.
Top Skills: PythonSQL

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account