Lightmatter Logo

Lightmatter

Staff Physical Design Timing Engineer (STA)

Reposted 5 Days Ago
Be an Early Applicant
Easy Apply
In-Office
Mountain View, CA
196K-215K Annually
Senior level
Easy Apply
In-Office
Mountain View, CA
196K-215K Annually
Senior level
The Staff Physical Design Timing Engineer will oversee STA sign-off, timing constraint development, and closure for CMOS technology in photonics chips, while collaborating with various teams on timing analysis and implementation.
The summary above was generated by AI

Lightmatter is leading the revolution in AI data center infrastructure, enabling the next giant leaps in human progress. The company invented the world’s first 3D-stacked photonics engine, Passage™, capable of connecting thousands to millions of processors at the speed of light in extreme-scale data centers for the most advanced AI and HPC workloads.

Lightmatter raised $400 million in its Series D round, reaching a valuation of $4.4 billion. We will continue to accelerate the development of data center photonics and grow every department at Lightmatter!

If you're passionate about tackling complex challenges, making an impact, and being an expert in your craft, join our team of brilliant scientists, engineers, and accomplished industry leaders.

Lightmatter is (re)inventing the future of computing with light!

About this role

We are hiring a Physical Design Timing Engineer to help drive backend digital execution for some of the leading photonics based interconnect solutions. You will work alongside a team of world-class scientists and engineers in defining how the system will be optimized and trailblaze problems that are new to the industry. If your passion is innovation, solving challenging technical problems and doing impactful work you should join our team.

In this job you will be responsible for timing constraints development, STA and timing closure on  leading edge CMOS technologies and flows. This includes synthesis through place and route, timing closure, and tapeout signoff.

Responsibilities
  • Drive the STA sign-off  for our flagship Silicon photonics chips at various technology nodes. 
  • Analyze fab guidelines and work with the methodology team to incorporate sign off corners, margins, and derates into timing analysis flows and methodologies.
  • Collaborate with the  architecture, RTL, and DFT teams to analyze the timing complexities and develop consolidated timing modes and constraints for synthesis, along with PnR and chip timing sign-off flows.
  • Analyze and understand the tradeoffs between power/performance and area goals to drive them into overall chip implementation flows.
  • Run full-chip STA and accurately project the timing summary across scenarios.
  • Leverage Tempus/PrimeTime to automate timing ECO generation for effective closure and support physical design implementation.
  • Document best practices and lessons learned to drive continuous improvements in future projects.

Qualifications:

  • Bachelor’s degree in Electrical Engineering or Computer engineering
  • A minimum of 8 years of hands-on experience in ASIC STA and timing constraints development, timing closure with Cadence or Synopsys tools 
  • Experience in driving timing closure by effectively managing on-chip variation derates, optimizing multi-mode multi-corner constraints, and implementing robust clock tree building strategies
  • Well versed with scripting languages like TCL and Python, PERL, or Shell
  • Strong problem solving skills with attention to every technical aspect
  • Be a strong team player with clear and precise communication skills

Preferred Qualifications:

  • Master’s degree in Electrical Engineering or Computer engineering
  • A minimum of 6 years of hands-on experience in ASIC STA and timing constraints development, timing closure with Cadence or Synopsys tools 

We offer competitive compensation. The base salary range for this role determined based on location, experience, educational background, and market data.

Salary Range: total compensation goes beyond base salary, it also includes a new hire equity grant, annual performance-based equity, and other rewards that recognize your impact and contribution.
$196,000$215,000 USD
Benefits
  • Comprehensive Health Care Plan (Medical, Dental & Vision)
  • Retirement Savings Matching Program
  • Life Insurance (Basic, Voluntary & AD&D)
  • Generous Time Off (Vacation, Sick & Public Holidays)
  • Paid Family Leave
  • Short Term & Long Term Disability
  • Training & Development
  • Commuter Benefits
  • Flexible, hybrid workplace model
  • Equity grants (applicable to full-time employees)

Benefits eligibility may vary depending on your employment status and location. Lightmatter recruits, employs, trains, compensates, and promotes regardless of race, religion, color, national origin, sex, disability, age, veteran status, and other protected status as required by applicable law.

Export Control

Candidates should have capacity to comply with the federally mandated requirements of U.S. export control laws. 

Top Skills

Cadence
Perl
Python
Shell
Synopsys
Tcl

Lightmatter Mountain View, California, USA Office

At Lightmatter, we have a flexible work structure; employees work remotely and work from our physical offices located in Boston, MA, and Mountain View, CA

Similar Jobs

An Hour Ago
In-Office or Remote
Costa Mesa, CA, USA
100K-136K Annually
Senior level
100K-136K Annually
Senior level
Aerospace • Artificial Intelligence • Hardware • Robotics • Security • Software • Defense
The Technical Sourcer will lead the full-cycle hiring strategy for hardware teams, focusing on building top-tier talent pipelines and collaborating with stakeholders to improve recruitment processes.
Top Skills: GemGreenhouseLinkedin Recruiter
An Hour Ago
In-Office
Costa Mesa, CA, USA
140K-170K Annually
Senior level
140K-170K Annually
Senior level
Aerospace • Artificial Intelligence • Hardware • Robotics • Security • Software • Defense
Seeking a Senior Technical Recruiter to drive hiring strategies for software teams. Responsibilities include managing recruitment processes, collaborating with stakeholders, and maintaining high candidate experience.
Top Skills: GemGreenhouseLinkedin Recruiter
An Hour Ago
In-Office
Costa Mesa, CA, USA
146K-170K Annually
Senior level
146K-170K Annually
Senior level
Aerospace • Artificial Intelligence • Hardware • Robotics • Security • Software • Defense
Manage recruiting strategies and processes for hardware teams. Collaborate with teams, drive hiring projects, and improve candidate experience while utilizing advanced recruitment technologies.
Top Skills: GemGreenhouseLinkedin Recruiter

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account