Eridu AI Logo

Eridu AI

Staff/Sr Staff SoC Clock Design Engineer

Reposted 6 Days Ago
Be an Early Applicant
In-Office
Saratoga, CA
Expert/Leader
In-Office
Saratoga, CA
Expert/Leader
The role involves leading the design and implementation of high-speed clock distribution networks for SoC designs, ensuring performance and synchronization across multiple modules, and managing the process from architecture to tape-out.
The summary above was generated by AI
About Eridu AI 

Eridu AI is a Silicon Valley-based hardware startup pioneering infrastructure solutions that accelerate training and inference for large-scale AI models. Today’s AI performance is frequently limited by system-level bottlenecks. Eridu AI delivers multiple industry-first innovations across semiconductors, software, and systems to unlock greater GPU utilization, reduce capital and power costs, and maximize data center efficiency. The company’s solutions and value proposition have been validated by several leading hyperscalers.

 

The company is led by a veteran team of Silicon Valley executives and engineers with decades of experience in state-of-the-art semiconductors, optics, software, and systems, including serial entrepreneur Drew Perkins, co-founder of Infinera (NASDAQ: INFN), Lightera (acq. by Ciena), Gainspeed (acq. by Nokia) and Mojo Vision (World’s leading micro-LED company and developer of the first augmented reality contact lens).


Position Overview

We are seeking a highly experienced and motivated Clock Designer – Design Lead to drive the definition, architecture, and implementation of high-speed clock distribution networks for complex, large-scale SoC designs. This role is critical in ensuring high-performance, low-skew clocking solutions across multi-core, multi-module systems at advanced process nodes (7nm and below).

Responsibilities 
  • Lead the architecture definition and implementation of high-speed clock distribution networks in large-scale ICs.
  • Define and manage clock architecture specifications, timing budgets, and design methodologies for SoC designs.
  • Perform clock distribution design modeling, analysis, and implementation to meet aggressive timing and power targets.
  • Drive post-silicon clock distribution characterization and debug, identifying performance bottlenecks and optimizing solutions.
  • Develop cross-clock domain data transfer logic and ensure reliable synchronization across timing domains.
  • Design and implement de-skew mechanisms and cross-clock domain communication protocols.
  • Collaborate with physical design teams for optimal clock tree synthesis, floorplanning, and integration into SoC flows.
  • Own the clocking solution from concept to tape-out, ensuring first-pass silicon success across multiple technology nodes.
  • Build and evolve clocking design methodologies, ensuring robust, reusable, and scalable design practices.
  • Support synthesis, STA, and integration teams with design constraints (SDC/CDC) and cross-domain timing closure.
  • Participate in system-level architecture reviews and cross-functional discussions to drive overall design quality and performance.
Qualifications
  • Bachelor’s or Master’s degree in Electrical Engineering or a related field.
  • 15+ years of industry experience in custom circuit design and clock distribution networks for high-speed SoCs.
  • Demonstrated leadership in delivering complex clock architectures and clock distribution implementations across several tapeouts.
  • Expertise in clock timing analysis, budgeting, and hands-on experience with clock de-skew and domain crossing techniques.
  • Proficiency in physical implementation tools such as Cadence Innovus/Genus or Synopsys Fusion Compiler.
  • Strong scripting skills in Unix, Perl, Python, or TCL for automation and analysis.
  • Excellent understanding of synthesis design constraints (SDC, CDC) and their impact on timing and verification.
  • Strong communication and problem-solving skills, with the ability to lead cross-functional teams.
  • Proven ability to deliver results under aggressive schedules, with a high level of accountability and motivation.
Preferred Qualifications
  • Prior experience with EMIB architectures and interconnect bridge designs.
  • Familiarity with Verilog and SystemVerilog.
  • Multiple tapeouts in deep submicron nodes (7nm or below).
Why Join Us? 

At Eridu AI, you’ll have the opportunity to shape the future of AI infrastructure, working with a world-class team on groundbreaking technology that pushes the boundaries of AI performance. Your contributions will directly impact the next generation of AI networking solutions, transforming data center capabilities. 


The starting base salary for the selected candidate will be established based on their relevant skills, experience, qualifications, work location, market trends, and the compensation of employees in comparable roles. 

Top Skills

Cadence Genus
Cadence Innovus
Perl
Python
Synopsys Fusion Compiler
Systemverilog
Tcl
Unix
Verilog
HQ

Eridu AI Saratoga, California, USA Office

12980 Saratoga Ave, Saratoga, California, United States, 95070

Similar Jobs

12 Minutes Ago
Easy Apply
Hybrid
3 Locations
Easy Apply
180K-243K Annually
Expert/Leader
180K-243K Annually
Expert/Leader
Fintech • Payments • Financial Services
The Head of Developer Relations will enhance the developer experience by leading strategy, managing a team, and facilitating community engagement to drive product impact.
Top Skills: APIsDeveloper ToolsProgramming LanguagesSdks
12 Minutes Ago
Easy Apply
Hybrid
3 Locations
Easy Apply
180K-243K Annually
Senior level
180K-243K Annually
Senior level
Fintech • Payments • Financial Services
Lead developer advocacy efforts, enhance developer experience, manage a team, and foster community engagement while collaborating across engineering and product teams.
Top Skills: APIsSdks
2 Hours Ago
Hybrid
18 Locations
110K-130K Annually
Senior level
110K-130K Annually
Senior level
eCommerce • Mobile • Payments
As a Senior Account Manager, you will own client relationships, drive revenue growth, lead campaign execution, and identify strategic upsell opportunities, with a focus on maximizing ROI and client retention.
Top Skills: ExcelGoogle SuiteLookerPowerPoint

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account