Celestial AI Logo

Celestial AI

Synthesis Engineer

Reposted 14 Days Ago
Be an Early Applicant
Easy Apply
In-Office
Santa Clara, CA
185K-220K Annually
Senior level
Easy Apply
In-Office
Santa Clara, CA
185K-220K Annually
Senior level
The Synthesis Engineer will develop timing constraints, manage flows for ASIC designs, perform static timing analysis, and collaborate across teams to enhance design methodology and timing sign-off.
The summary above was generated by AI

About Celestial AI

As Generative AI continues to advance, the performance drivers for data center infrastructure are shifting from systems-on-chip (SOCs) to systems of chips. In the era of Accelerated Computing, data center bottlenecks are no longer limited to compute performance, but rather the system’s interconnect bandwidth, memory bandwidth, and memory capacity. Celestial AI’s Photonic Fabric™ is the next-generation interconnect technology that delivers a tenfold increase in performance and energy efficiency compared to competing solutions.

The Photonic Fabric™ is available to our customers in multiple technology offerings, including optical interface chiplets, optical interposers, and Optical Multi-chip Interconnect Bridges (OMIB). This allows customers to easily incorporate high bandwidth, low power, and low latency optical interfaces into their AI accelerators and GPUs. The technology is fully compatible with both protocol and physical layers, including standard 2.5D packaging processes. This seamless integration enables XPUs to utilize optical interconnects for both compute-to-compute and compute-to-memory fabrics, achieving bandwidths in the tens of terabits per second with nanosecond latencies.

This innovation empowers hyperscalers to enhance the efficiency and cost-effectiveness of AI processing by optimizing the XPUs required for training and inference, while significantly reducing the TCO2 impact. To bolster customer collaborations, Celestial AI is developing a Photonic Fabric ecosystem consisting of tier-1 partnerships that include custom silicon/ASIC design, system integrators, HBM memory, assembly, and packaging suppliers.

ABOUT THE ROLE

We are seeking a highly skilled and experienced timing and Synthesis Engineer to join our team. The ideal candidate will have a strong background in timing constraints development, synthesis, front-end implementation flows & methodologies for both SOC level and block level. They should have experience that includes logic synthesis (MMMC synthesis), logic equivalency checks, STA, timing constraints, functional ECOs, hard IP integration, timing budgeting, optimization, and timing closure of high-speed designs. Experience with deep technology nodes such as 5nm/4nm is highly valued.

ESSENTIAL DUTIES AND RESPONSIBILITIES

  • Develop and validate timing constraints for intricate SoC designs
  • Collaborate with Architecture, RTL, DFT, and Analog teams to understand the design requirements, analyze the timing complexities, and develop consolidated timing modes and constraints for synthesis, PnR and chip timing sign-off flows
  • Own and contribute to various Front-End Implementation tasks & flows such as Synthesis, UPF development, Logical Equivalence Checks (LEC), Functional ECOs, etc.
  • Analyze and understand the tradeoffs between power/performance and area goals to drive them into overall chip implementation flows
  • Perform static timing analysis (STA) using industry-standard tools (e.g., Tempus, Primetime)
  • Define and implement Synthesis & timing signoff methodologies, including process corners, derates, and uncertainties
  • Resolve tool issues, independently or working with EDA tool vendors
  • Conduct pre-route timing checks and quality of results (QoR) analysis
  • Automate front end flows and timing analysis processes using scripting languages such as Tcl or Python
  • Create QoR dashboards, histograms for Synthesis & STA flows
  • Ensure compliance with timing signoff checklists and criteria
  • Document best practices and lessons learned to drive continuous improvements in future projects

QUALIFICATIONS

  • Bachelor's degree in electrical or computer engineering (advanced degree preferred)
  • Minimum of 5 years of industry experience in ASIC implementation, STA and synthesis
  • Strong understanding of ASIC design flows, from RTL to GDSII
  • Knowledge and hands-on experience with synthesis & STA methodologies and implementation
  • Proficiency in using synthesis tools, STA tools, and scripting languages (e.g., Tcl, Python)
  • Experience with high-complexity silicon in advanced technology nodes, preferably TSMC N4/N5
  • Strong understanding of timing constraint development for hierarchical designs, timing ECO creation and final timing signoff
  • Familiarity with physical design and timing optimization techniques and strategies to achieve physical design and timing closure
  • Proven track record of delivering successful designs on time and meeting performance, power and area goals
  • Excellent problem-solving skills, attention to detail, and ability to analyze and debug complex issues
  • Strong communication and collaboration skills to work effectively within cross-functional teams.

 

PREFERRED QUALIFICATIONS

  • Master's degree in electrical engineering or computer engineering
  • A minimum of 5+ years of hands-on experience in ASIC Synthesis, timing constraints development, STA & timing closure with Cadence or Synopsys tools.
  • Knowledge of hierarchical physical design flows, for large chips.

 

LOCATION: Orange County, CA

 

For California Location:

As an early stage start up, we offer an extremely attractive total compensation package inclusive of competitive base salary, bonus and a generous grant of our valuable early-stage equity. The target base salary for this role is approximately $185,000.00 - $220,000.00. The base salary offered may be slightly higher or lower than the target base salary, based on the final scope as determined by the depth of the experience and skills demonstrated by candidate in the interviews.

We offer great benefits (health, vision, dental and life insurance), collaborative and continuous learning work environment, where you will get a chance to work with smart and dedicated people engaged in developing the next generation architecture for high performance computing.

Celestial AI Inc. is proud to be an equal opportunity workplace and is an affirmative action employer.


#LI-Onsite

Top Skills

Python
Sta
Synthesis Tools
Tcl
HQ

Celestial AI Santa Clara, California, USA Office

3001 Tasman Dr, Santa Clara, CA, United States, 95054

Similar Jobs

4 Days Ago
In-Office
South San Francisco, CA, USA
80K-115K Annually
Junior
80K-115K Annually
Junior
Database • Data Privacy
Support the development of a DNA synthesis platform, perform experiments, analyze data, and collaborate on scientific problems in the R&D team.
Top Skills: CadCmosDna SynthesisElectrochemistryMicrofluidicsPcb Design
6 Days Ago
In-Office
Saratoga, CA, USA
190K-260K Annually
Expert/Leader
190K-260K Annually
Expert/Leader
Artificial Intelligence • Semiconductor
The Synthesis Engineer will define and implement networking ICs, develop synthesis flows, collaborate with micro-architects on PPA tradeoffs, and assist in functional sign-off for AI networking solutions.
Top Skills: Cadence GenusCadence InnovusPerlPythonSynopsys Fusion CompilerSystemverilogTclUnixVerilog
21 Minutes Ago
Easy Apply
Remote or Hybrid
United States
Easy Apply
85K-110K Annually
Junior
85K-110K Annually
Junior
Artificial Intelligence • Information Technology • Machine Learning • Natural Language Processing • Productivity • Software • Generative AI
As a Business Development Representative, you'll qualify leads, collaborate with teams, manage sales opportunities, and support Superhuman's growth in education markets.

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account