Cadence Design Systems Logo

Cadence Design Systems

Analog/Mixed Signal IC Design Intern (Summer 2025)

Sorry, this job was removed at 03:08 p.m. (PST) on Thursday, May 08, 2025
Be an Early Applicant
In-Office
San Jose, CA
In-Office
San Jose, CA

Similar Jobs

5 Hours Ago
In-Office or Remote
8 Locations
89K-168K Annually
Senior level
89K-168K Annually
Senior level
Blockchain • eCommerce • Fintech • Payments • Software • Financial Services • Cryptocurrency
The Behavioral Insights Lead - Bitcoin will manage a team analyzing financial patterns and risks in Bitcoin and cryptocurrency, developing ML models to prevent fraud while collaborating with various business functions.
Top Skills: AlteryaBitcoinBlockchainChainalysisCryptocurrencyLookerModeTableauTrm
5 Hours Ago
Remote or Hybrid
8 Locations
89K-168K Annually
Senior level
89K-168K Annually
Senior level
Blockchain • Fintech • Mobile • Payments • Software • Financial Services
The Behavioral Insights Lead will manage a team focusing on cryptocurrency risk analysis, detecting fraud patterns, and enhancing data-driven responses to high-risk activities, using machine learning and deep domain expertise in Bitcoin.
Top Skills: AlteryaChainalysisLookerMachine LearningModeSQLTableauTrm
5 Hours Ago
Remote or Hybrid
8 Locations
195K-343K Annually
Senior level
195K-343K Annually
Senior level
Blockchain • Fintech • Mobile • Payments • Software • Financial Services
The role involves building machine learning models to detect risky activities, collaborating with cross-functional teams, and enhancing modeling capabilities. Candidates should have extensive experience in machine learning and strong analytical skills.
Top Skills: AWSGCPKerasModeMySQLNumpyPandasPythonSklearnSnowflakeTableauTensorFlowXgboost

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

The Cadence Silicon Solutions Group (SSG) develops industry-leading Digital IP (Intellectual Property), from RISC-V processor cores to DSPs to Memory Controllers and IO solutions. Our configurable and extensible IP solutions are poised to meet the demands of next-generation applications such as intelligent IoT Devices and ML/AI edge inference. Essentially, all leading semiconductor providers can be counted as Cadence customers.  

 
The Cadence SSG Team is hiring students to join our R&D teams in San Jose or Austin. This is an amazing opportunity to work at a world leader in computational software, semiconductor design IP, and system verification hardware.  Our customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to complete systems for the most dynamic market applications, including hyperscale computing, 5G communications, automotive, mobile, aerospace, consumer, industrial, and healthcare. 
 

We aim to make you an integral part of the team by providing training, mentorship, and encouragement of your creative talents. Our goal is to equip students with practical work experience. We understand that it is best to learn by doing. We will provide tasks that enable you to learn while making meaningful technical contributions.  

Come be part of this great SSG Team where your contributions can make a visible impact. Your work will be integral to our success and the advancement of our industry.   
 

Description:

  • The student Intern will work with a talented team developing a wide range of wireline transceivers to enable fast Chiplet communication. The intern will work with the analog design team to optimize the PPA to enable next generation of IP’s.
  • The Intern will get an opportunity to work on designing IP’s on one of the cutting-edge foundry technology nodes to deliver the best-in-class PPA per technology node.
  • This position will give the intern the opportunity to get experience with tools, skills, insights, and tradeoffs which are fundamental for successful IC design.

Position Requirements:

The student intern should have completed foundational coursework in Analog/Mixed signal IC design. Experience with Virtuoso design tools including Schematics, ADE, and Layout is expected. The intern should be able to conduct research/literature review of the state-of-the-art and suggests innovative approach to the existing problems. Proficiency in one or more programming languages (Matlab, Octave, Python, VerilogA) is a plus.

  • Currently enrolled in MSEE or equivalent
  • Background in Analog/Mixed signal design
  • Experience with high-speed designs (> 2 GHz)
  • Basic knowledge on wireline transceivers
  • Strong communication skills
  • Scripting language experience a plus

Be proud and passionate about the work you do. Together, our One Cadence -- One Team culture drives our success.

We’re doing work that matters. Help us solve what others can’t.

HQ

Cadence Design Systems San Jose, California, USA Office

2655 Seely Avenue, San Jose, CA, United States, 95134

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account