Marvell Technology Logo

Marvell Technology

Engineering IP Program Manager, Sr. Principal

Sorry, this job was removed at 04:14 a.m. (PST) on Thursday, Dec 11, 2025
Be an Early Applicant
In-Office
Santa Clara, CA
In-Office
Santa Clara, CA

Similar Jobs

17 Minutes Ago
Hybrid
Sunnyvale, CA, USA
135K-190K Annually
Mid level
135K-190K Annually
Mid level
Automotive • Big Data • Information Technology • Robotics • Software • Transportation • Manufacturing
The AV Site Engineer is responsible for designing, developing, and maintaining infrastructure for General Motors' AV projects, collaborating with teams, and supporting hardware systems.
Top Skills: CcnaComptia Network+Comptia Server Plus
20 Minutes Ago
Hybrid
San Francisco, CA, USA
110K-130K Annually
Senior level
110K-130K Annually
Senior level
Software
Oversee the Salesforce platform, manage CPQ processes, collaborate across teams, automate processes, ensure data quality, and provide user training.
Top Skills: ClmFlowRingleadSalesforceSalesforce CpqSalesforce DashboardsSalesforce ReportingSalesforce Sales Cloud
29 Minutes Ago
Hybrid
Desert Hot Springs, CA, USA
21-30 Hourly
Entry level
21-30 Hourly
Entry level
Fintech • Financial Services
The Personal Banker will build customer relationships, assist with opening accounts, provide bank product options, and maintain cash handling responsibilities. They will also comply with regulatory requirements and support customers in achieving financial success.

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

The IP program Manager will be part of Central Engineering’s program management team responsible for the IP development and delivery for Marvell’s products and custom silicon businesses, giving the opportunity to contribute to the successes of numerous Marvell programs.

What You Can Expect

The successful candidate will understand the SoC IP needs and develop plans to deliver and support the IP from conception through to program Mass Production Release (MPR).  The successful candidate will have both depth and breadth in the related IP engineering that involve cross functional organizations, in the forms of analog, logic, design for test, layout, timing, validation, PnR, etc.  Good understanding of technologies and IP development process and methodology are required. Excellent interpersonal skills and communication skills are a must. 

  • Overall responsibility for program management of IP development & delivery to Marvell product business units 

  • Drive closure of IP specs & requirements 

  • Demonstrated strong cross-functional leadership to chair weekly cross functional meetings assessing status, milestones, and completeness of plans with regular program updates to Marvell Executive stakeholders 

  • Support Marvell’s Program Management Processes 

  • Matrixed leadership of engineering managers distributed across the engineering organization

  • IP Silicon validation responsibility is required

  • Execute lessons learned, risk management, and enforce agreed to processes 

  • Responsibility for the successful outcome of IP development & delivery 

What We're Looking For

  • BS in Electrical Engineering with MSEE preferred 

  • Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 10-15 years of related professional experience, OR Master’s degree and/or PhD in Computer Science, Electrical Engineering, or related fields with 5 -10 years of experience. 

  • 6+ years of experience as an Engineering Project Manager in the Semiconductor industry preferred 

  • 6+ years of experience as a mixed signal IP designer

  • Preferred experience as a mixed signal design manager.

  • Knowledge of SoC/IC design flow for advanced process technologies and process flows and methodologies in Silicon Development    

  • Excellent verbal and written communication and presentation skills    

  • Demonstrated ability to partner with technical managers to drive projects to completion       

  • Demonstrated effective partnerships and relationships with key stakeholders   

  • Excellent leadership skills  

  • Must have a broad background in ASIC or other Microelectronics semiconductor product development 

Expected Base Pay Range (USD)

163,940 - 245,600, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements 

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at [email protected].

Interview Integrity
 

As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.
 
Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-AP1
HQ

Marvell Technology Santa Clara, California, USA Office

5488 Marvell Ln, Santa Clara, CA, United States, 95054

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account