SiFive Logo

SiFive

Lead Debug/Trace/Profiling Design Engineer

Reposted 3 Days Ago
Be an Early Applicant
In-Office
5 Locations
194K-237K Annually
Senior level
In-Office
5 Locations
194K-237K Annually
Senior level
Lead the design and implementation of debug, trace, and profiling hardware within SiFive's RISC-V ecosystem, focusing on quick market delivery and high performance.
The summary above was generated by AI
About SiFive

As the pioneers who introduced RISC-V to the world, SiFive is transforming the future of compute by bringing the limitless potential of RISC-V to the highest performance and most data-intensive applications in the world. SiFive’s unrivaled compute platforms are continuing to enable leading technology companies around the world to innovate, optimize and deliver the most advanced solutions of tomorrow across every market segment of chip design, including artificial intelligence, machine learning, automotive, data center, mobile, and consumer. With SiFive, the future of RISC-V has no limits.

At SiFive, we are always excited to connect with talented individuals, who are just as passionate about driving innovation and changing the world as we are.  

Our constant innovation and ongoing success is down to our amazing teams of incredibly talented people, who collaborate and support each other to come up with truly groundbreaking ideas and solutions.  Solutions that will have a huge impact on people's lives; making the world a better place, one processor at a time. 

Are you ready?  

To learn more about SiFive’s phenomenal success and to see why we have won the GSA’s prestigious Most Respected Private Company Award (for the fourth time!), check out our website and Glassdoor pages.

Job Description:

 

SiFive is seeking a hardware design technical lead who is passionate about designing industry-leading debug, trace and profiling IP to help drive the tidal wave of adoption of RISC-V as the architecture of choice for SOC designs across a broad variety of vertical applications. We’re creating a highly customizable line of processor cores with fast time-to-market by designing the hardware as highly configurable generators. We're leveraging technology and ideas from the software industry to execute hardware design with the speed and agility of software development. This role focused on debug, trace and profiling will be especially vital to SiFive’s effort to create silicon at the speed of software across our entire IP portfolio, including Essential, Intelligence, Performance, and Automotive product lines.
We build and maintain our RISC-V processor subsystem IP using the Chisel hardware construction library embedded in the Scala language, and are seeking a motivated individual to lead enhancement of our existing debug/trace/profiling hardware as well as development of new capabilities in this area. Additionally, there are opportunities to engage with customer, partners and tools vendors to help determine the future of the debug, trace and profiling solutions, as well as opportunities to engage with the RISC-V International Association to help drive the state of the art of debug strategy.
The successful applicant will address the following challenges:

  • Designing the best debug, trace and profiling hardware in the world, based on the revolutionary open RISC-V and TileLink architectures.
  • Mastering the art of designing hardware as configurable generators in a domain-specific software language for elaborating digital logic.
  • Working in a fast-paced dynamic environment to bring new hardware IP to market quickly, with high quality and exceptional performance.

Join us, and surf the RISC-V wave with SiFive!
Job Responsibilities:

  • Architect, design and implement debug, trace and profiling hardware.
  • Work with architecture, performance, software and hardware teams in architecture/microarchitecture exploration and specification.
  • Implement RTL generators such that elements self-configure to optimally design-in extensive configurability as a first-class consideration.
  • Integrate new design content into SiFive’s Chisel/FIRRTL framework and contribute to improvements to that framework to enable automatic configuration/generation of documentation, verification testbenches and tests, and packaged software.
  • Perform initial sandbox verification, and work with design verification team to create and execute thorough verification test plans.
  • Ensure that knowledge is shared via creation and maintenance of great documentation and participation in a culture of collaborative design

Position Requirements:

  • Knowledgeable in debug, trace and profiling architecture and concepts.
  • Knowledgeable in debug interfaces, JTAG, cJTAG.
  • Knowledgeable in CPU architectures, power management and SoC design.
  • Experience in debugging tools, profiling methods.
  • Proficiency with hardware (RTL) design in Verilog, System Verilog, or VHDL.
  • Attention to detail and a focus on high-quality design.
  • Ability to work well with others and a belief that engineering is a team sport.
  • Knowledge of at least one object-oriented and/or functional programming language.
  • Knowledge of one or more of: Chisel/Scala, RISC-V architecture, Git/Jira/Confluence is a plus.
  • 7+ years of industry experience leading and directly contributing to architecture, microarchitecture and RTL design for debug/trace/profiling hardware for high-performance processors.
  • MS/PhD in EE, CE, CS or a related technical discipline.

Pay & Benefits

Consistent with SiFive values and applicable law, we provide the following information to promote pay transparency and equity. We have a market-based pay structure which varies by location.  Please note that the base pay range is a guideline, and our compensation range reflects the cost of labor in the U.S. geographic market based on the location of the role. Pay within these ranges varies and depends on job-related knowledge, skills, and relevant work experience. 

For candidates who receive and offer, the starting salary will vary based on various factors including, but not limited to, such qualifications as, skill level, competencies, and work location.  The range provided may represent a candidate range and may not reflect the full range for an individual tenured employee.

Base Pay Range

$193,500.00-$236,500.00

In addition to base pay, this role may be eligible for variable/ incentive compensation and/ or equity.  In addition, this role is eligible for a comprehensive, competitive benefits package which may include healthcare and retirement plans, paid time off, and more! 

Additional Information:

This position requires a successful background and reference checks and satisfactory proof of your right to work in

United States of America

Any offer of employment for this position is also contingent on the Company verifying that you are a authorized for access to export-controlled technology under applicable export control laws or, if you are not already authorized, our ability to successfully obtain any necessary export license(s) or other approvals.

SiFive is an equal opportunity employer. We celebrate diversity and are committed to creating an inclusive environment for all employees.

As an E-Verify employer, we use this system to confirm the employment eligibility of all new hires in accordance with federal law. All applicants will be required to complete a Form I-9, Employment Eligibility Verification, upon hire. We do not use E-Verify to pre-screen job candidates and will comply with all E-Verify regulations.

California residents: please see our job candidate notice for more information on how we handle your personal information and your privacy rights: Privacy Policy Document.

Top Skills

Chisel
Risc-V
Scala
System Verilog
Verilog
Vhdl
HQ

SiFive San Mateo, California, USA Office

1875 S Grant St, San Mateo, CA, United States, 94402

Similar Jobs

7 Hours Ago
In-Office
Dallas, TX, USA
55K-64K Annually
Mid level
55K-64K Annually
Mid level
Aerospace • Information Technology • Cybersecurity • Defense • Manufacturing
Responsible for order verification, product inspections, ensuring FAA compliance, and handling non-conforming items while using SAP for documentation.
Top Skills: SAP
7 Hours Ago
In-Office
Dallas, TX, USA
80K-113K Annually
Mid level
80K-113K Annually
Mid level
Aerospace • Information Technology • Cybersecurity • Defense • Manufacturing
Manage customer requirements, evaluate supplier data, resolve supply chain issues, and coordinate delivery schedules while ensuring material quality standards.
Top Skills: MS OfficeTitan Sap
7 Hours Ago
In-Office
Richardson, TX, USA
112K-198K Annually
Mid level
112K-198K Annually
Mid level
Aerospace • Information Technology • Cybersecurity • Defense • Manufacturing
The Electrical Hardware Engineer will manage supplier performance, develop electrical designs, perform analysis, and support prototypes in compliance with security requirements.
Top Skills: Circuit AnalysisElectrical DesignElectrical Engineering

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account