SK hynix Logo

SK hynix

Principal Engineer, Signal-Integrity and Power-Integrity

Posted 5 Days Ago
Be an Early Applicant
Easy Apply
In-Office
San Jose, CA
185K-220K Annually
Senior level
Easy Apply
In-Office
San Jose, CA
185K-220K Annually
Senior level
Lead the Signal-Integrity and Power-Integrity strategy, design advanced packaging solutions, and mentor engineers while ensuring technical standards are met.
The summary above was generated by AI

Job Title: Principal Engineer, Signal-Integrity and Power-Integrity
Office Location: San Jose, CA
Work Model: Onsite


About SK hynix America

At SK hynix America, we're at the forefront of semiconductor innovation, developing advanced memory solutions that power everything from smartphones to data centers. As a global leader in DRAM and NAND flash technologies, we drive the evolution of advancing mobile technology, empowering cloud computing, and pioneering future technologies. Our cutting-edge memory technologies are essential in today's most advanced electronic devices and IT infrastructure, enabling enhanced performance and user experiences across the digital landscape.
We're looking for innovative minds to join our mission of shaping the future of technology. At SK hynix America, you'll be part of a team that's pioneering breakthrough memory solutions while maintaining a strong commitment to sustainability. We're not just adapting to technological change – we're driving it, with significant investments in artificial intelligence, machine learning, and eco-friendly solutions and operational practices. As we continue to expand our market presence and push the boundaries of what's possible in semiconductor technology, we invite you to be part of our journey to creating the next generation of memory solutions that will define the future of computing.

Job Summary:

SK hynix America is seeking a Principal Engineer to lead the Signal‑Integrity and Power‑Integrity (SIPI) strategy for next‑generation advanced packaging technologies. In this role, you will lead the design, analysis, and validation of next generation advanced packaging solutions for HBM and beyond HBM such as logic-memory integration. The position requires deep technical expertise in high-speed interface design, collaboration with global R&D teams, and contributions to industry standards for advanced packaging.

Responsibilities:

  • Strategic Leadership: Define and own the SIPI roadmap for advanced PKG families, aligning technical direction with product and business goals.
  • Architecture & Design: Lead the creation of high‑performance SiP architectures (HBM, interposer, 3 D stacks) and validate power‑delivery and signal‑integrity across the full stack—from silicon to substrate.
  • Methodology Development: Invent and propagate best‑practice SIPI methodologies, including electromagnetic extraction, multi‑port S‑parameter modeling, and power‑network analysis for complex packaging environments.
  • Technical Ownership: Oversee the end‑to‑end design flow (package definition, simulation, layout sign‑off, tape‑out) and drive continuous improvement of tools, scripts, and automation.
  • Mentorship & Talent Development: Coach senior and junior engineers, fostering expertise in SIPI analysis, tool usage, and design verification; champion knowledge‑sharing across global teams.
  • Risk Management & Sign‑off: Conduct comprehensive risk assessments, lead design reviews, and deliver final SIPI sign‑off packages that meet performance, reliability, and schedule targets.

Qualifications:      

  • Education: Ph.D. in Electrical Engineering, or a related field (or Master’s degree with 5+ years of relevant industry experience).
  • Experience: ≥ 5 years of hands‑on SIPI engineering in advanced semiconductor packaging.
  • Technical Expertise: Deep knowledge of 2.5 D/3 D package architectures, HBM, interposer, TSV, high‑speed I/O standards, and power‑delivery networks. Proven proficiency with SIPI simulation tools (e.g., Ansys SIwave/RedHawk, Cadence Sigrity).
  • Design Flow Mastery: Strong background in electromagnetic extraction, multi‑port S‑parameter analysis, power‑network optimization, and tape‑out sign‑off processes for complex packages.
  • Leadership Skills: Demonstrated ability to influence multi‑disciplinary teams, drive technical decisions, and mentor senior engineers.
  • Communication: Excellent verbal and written communication skills; ability to present complex technical concepts to both engineering and executive audiences.

Preferred Qualifications:    

  • Hands-on experience with 2.5D/3D packaging for HBM, interposers, or GPU-memory integration.
  • Expertise in power integrity (PI) for 3D-stacked memory systems, including PDN impedance profiling and IBIS model validation for HBM.
  • In‑depth familiarity with industry standards such as PCIe Gen5/Gen6, CXL, UCIe, and JEDEC memory specifications.
  • Familiarity with advanced packaging workflows from ball map definition to tape-out for interposer-based designs.
  • Proficiency in scripting/automation (Python, TCL, SKILL) to create custom analysis flows and improve productivity.
  • Experience validating high-speed memory interfaces using oscilloscopes, VNAs, and compliance test platforms specific to 3D packaging.
  • History of published technical papers, patents, or conference presentations in advanced packaging or SIPI.

Benefits:       

  • Top Tier health insurance at no employee cost
  • Paid day offs: PTO + Company Holidays + Happy Fridays
  • Paid Parental Leave Program
  • 401k Matching
  • Educational reimbursement up to $10,000 per year
  • Donation Matching and volunteering opportunities
  • Corporate discount programs
  • Free Breakfast/Lunch/Dinner provided to employees

Equal Employment Opportunity:

SKHYA is an Equal Employment Opportunity Employer. We provide equal employment opportunities to all qualified applicants and employees and prohibit discrimination and harassment of any type without regard to race, sex, pregnancy, sexual orientation, religion, age, gender identity, national origin, color, protected veteran or disability status, genetic information or any other status protected under federal, state, or local applicable laws. 


Compensation:

Our compensation reflects the cost of labor across several U.S. geographic markets, and we pay differently based on those defined markets. Pay within the provided range varies by work location and may also depend on job-related skills and experience. Your Recruiter can share more about the specific salary range for the job location during the hiring process.

Pay Range
$185,000$220,000 USD

Top Skills

Ansys Siwave
Cadence Sigrity
Python
Skill
Tcl
HQ

SK hynix San Jose, California, USA Office

3101 N. 1st St, San Jose, CA, United States, 95134

Similar Jobs

14 Days Ago
In-Office
San Jose, CA, USA
313K-423K Annually
Senior level
313K-423K Annually
Senior level
Artificial Intelligence • Internet of Things • Semiconductor
The role involves creating and analyzing System-in-Package designs, leading technical efforts, and collaborating with international teams to optimize Arm IP performance and influence design standards.
Top Skills: Ansys SuiteCadenceLinuxPython
13 Days Ago
In-Office
Santa Clara, CA, USA
169K-253K Annually
Senior level
169K-253K Annually
Senior level
Semiconductor
The Senior Principal Engineer will develop complex packaging solutions focusing on signal integrity and power integrity for advanced computing systems, while leading technical initiatives and interacting with customers to meet their requirements.
Top Skills: 2.5D Packages3D PackagesHigh-Speed SignalingIsp (Integrated System Planner)Mechanical IssuesPower IntegritySignal IntegrityThermal Issues
Senior level
Cloud • Hardware • Software • Semiconductor
Lead technical campaigns and support sales by delivering workshops and training, utilizing expert knowledge in signal and power integrity for IC and PCB designs. Collaborate with R&D and ensure customer success through effective communication and problem-solving.
Top Skills: CadenceCelsiusClarityEda ToolsIc PackagePcb EditorSigrity

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account