Celestial AI Logo

Celestial AI

Senior Engineer, DFT

Posted 4 Days Ago
Be an Early Applicant
Easy Apply
In-Office
Santa Clara, CA
200K-220K Annually
Senior level
Easy Apply
In-Office
Santa Clara, CA
200K-220K Annually
Senior level
The Senior Engineer, DFT will implement DFT techniques, ensuring verification and closure of test coverage, while collaborating with various engineering teams for Silicon debug.
The summary above was generated by AI

About Celestial AI

As Generative AI continues to advance, the performance drivers for data center infrastructure are shifting from systems-on-chip (SOCs) to systems of chips. In the era of Accelerated Computing, data center bottlenecks are no longer limited to compute performance, but rather the system’s interconnect bandwidth, memory bandwidth, and memory capacity. Celestial AI’s Photonic Fabric™ is the next-generation interconnect technology that delivers a tenfold increase in performance and energy efficiency compared to competing solutions.

The Photonic Fabric™ is available to our customers in multiple technology offerings, including optical interface chiplets, optical interposers, and Optical Multi-chip Interconnect Bridges (OMIB). This allows customers to easily incorporate high bandwidth, low power, and low latency optical interfaces into their AI accelerators and GPUs. The technology is fully compatible with both protocol and physical layers, including standard 2.5D packaging processes. This seamless integration enables XPUs to utilize optical interconnects for both compute-to-compute and compute-to-memory fabrics, achieving bandwidths in the tens of terabits per second with nanosecond latencies.

This innovation empowers hyperscalers to enhance the efficiency and cost-effectiveness of AI processing by optimizing the XPUs required for training and inference, while significantly reducing the TCO2 impact. To bolster customer collaborations, Celestial AI is developing a Photonic Fabric ecosystem consisting of tier-1 partnerships that include custom silicon/ASIC design, system integrators, HBM memory, assembly, and packaging suppliers.

ABOUT THE ROLE

We are seeking a Senior DFT Engineer with 5+ years of hands-on implementation experience across MBIST, BISR, Boundary Scan, and IJTAG. This is a highly execution-driven role requiring end-to-end ownership of DFT insertion, verification, DRC closure, and test coverage closure from RTL/netlist through post-silicon debug.

In this role, you will partner closely with RTL, Physical Design, and ATE teams to deliver clean DFT signoff and robust test coverage for complex SoC designs

ESSENTIAL DUTIES AND RESPONSIBILITIES

  • Perform hands-on DFT implementation, including:
    • MBIST and BISR insertion and integration
    • Boundary Scan (IEEE 1149.x) insertion
    • IJTAG (IEEE 1687) insertion and connectivity
  • Execute DFT verification, debug, and DFT DRC closure using Siemens Tessent
  • Identify, debug, and resolve DFT rule violations at both block and top levels
  • Run, analyze, and debug SpyGlass DFT/RTL checks, working with design teams to close violations
  • Generate, simulate, and debug MBIST and logic ATPG patterns
  • Analyze test results and drive test coverage improvement and closure
  • Develop and validate DFT timing constraints for scan, BIST, and test modes
  • Create and maintain TCL scripts to automate DFT insertion, verification, and analysis flows
  • Support hierarchical DFT implementation and resolve integration issues
  • Collaborate with RTL and Physical Design teams to address DFT-related design issues
  • Support pre-silicon DFT signoff and assist with post-silicon pattern bring-up and debug
  • Assist with ATE pattern conversion and debug as needed

QUALIFICATIONS

  • Bachelor’s degree with 6+ years of relevant experience, or Master’s degree with 5+ years of relevant experience
  • 5+ years of hands-on DFT implementation experience
  • Strong proficiency with Siemens Tessent, including:
    • MBIST / BISR insertion and verification
    • Boundary Scan (IEEE 1149.x)
    • IJTAG (IEEE 1687)
    • ATPG pattern generation and coverage analysis
  • Proven ability to resolve DFT DRCs, connectivity issues, and testability problems
  • Strong TCL scripting skills for DFT automation and flow execution
  • Experience developing and validating scan and test-mode timing constraints
  • End-to-end DFT lifecycle experience, from RTL/netlist through silicon debug
  • Strong debugging skills, attention to detail, and sense of ownership
  • Excellent verbal and written communication skills

 

PREFERRED QUALIFICATIONS

  • Experience driving MBIST coverage improvement and repair efficiency optimization
  • Post-silicon experience, including:
    • Pattern bring-up and debug
    • Tester pattern conversion
    • Silicon characterization
  • Exposure to mixed-signal or SERDES DFT, such as IOBIST or loopback testing

 

LOCATION: Santa Clara, CA

 

For California Location:

As an early stage start up, we offer an extremely attractive total compensation package inclusive of competitive base salary, bonus and a generous grant of our valuable early-stage equity. The target base salary for this role is approximately $200,000.00 - $220,000.00. The base salary offered may be slightly higher or lower than the target base salary, based on the final scope as determined by the depth of the experience and skills demonstrated by candidate in the interviews.

We offer great benefits (health, vision, dental and life insurance), collaborative and continuous learning work environment, where you will get a chance to work with smart and dedicated people engaged in developing the next generation architecture for high performance computing.

Celestial AI Inc. is proud to be an equal opportunity workplace and is an affirmative action employer.


#LI-Onsite

Top Skills

Bisr
Boundary Scan
Ijtag
Mbist
Siemens Tessent
Tcl Scripting
HQ

Celestial AI Santa Clara, California, USA Office

3001 Tasman Dr, Santa Clara, CA, United States, 95054

Similar Jobs

16 Days Ago
In-Office
San Diego, CA, USA
157K-212K Annually
Senior level
157K-212K Annually
Senior level
Artificial Intelligence • Internet of Things • Semiconductor
The job involves implementing DFT for SOC, validating features, generating patterns, and collaborating with engineering teams throughout the project lifecycle.
Top Skills: AtpgJtag/IjtagLogic BistMemory BistPerlScan CompressionSiemens Dft ToolsStreaming Scan NetworkTclVerilog Rtl
10 Days Ago
Easy Apply
In-Office
Sunnyvale, CA, USA
Easy Apply
170K-230K Annually
Senior level
170K-230K Annually
Senior level
Aerospace • Other
The engineer will optimize DFT architectures, validate test patterns, and develop automated scripts for ASICs used in SpaceX's systems.
Top Skills: Automated Test EquipmentC++PerlPythonSiemens TessentTcl
Yesterday
In-Office
Santa Clara, CA, USA
136K-265K Annually
Senior level
136K-265K Annually
Senior level
Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
The Senior DFT Engineer will design testing methodologies, work with cross-functional teams, mentor junior engineers, and enhance test access mechanisms and validation processes for complex semiconductor chips.
Top Skills: PerlPythonTcl

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account