Etched Logo

Etched

ASIC Architect

Reposted 18 Days Ago
Be an Early Applicant
In-Office
San Jose, CA
200K-265K Annually
Senior level
In-Office
San Jose, CA
200K-265K Annually
Senior level
Design and optimize AI accelerator architectures focusing on performance and efficiency for transformer workloads. Collaborate cross-functionally on innovative chip designs.
The summary above was generated by AI

About Etched

Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents. Backed by hundreds of millions from top-tier investors and staffed by leading engineers, Etched is redefining the infrastructure layer for the fastest growing industry in history.

Job Summary

We are seeking a talented Computer Architect to join our architecture team and contribute to the design of next-generation AI accelerators. This role focuses on developing and optimizing compute architectures that deliver exceptional performance and efficiency for transformer workloads. You will work on cutting-edge architectural problems and performance modeling with deep cross-functional collaboration to bring innovative chip designs from concept to silicon.

Key Responsibilities

  • Microarchitecture & dataflow innovation: Design and analyze chip architectures optimized for AI/ML workloads, with focus on throughput, latency, and power efficiency

  • Design next-generation silicon: Contribute to power and area estimation methodologies for early-stage, next generation architectural exploration

  • Custom circuit development: Create architectural specifications and interface definitions for compute blocks and subsystems

  • System‑level prototyping: Collaborate with RTL, verification, physical design, and software teams to ensure architectural feasibility and ultimate optimization

  • Performance optimization: Conduct architectural experiments using cycle-accurate simulators and analytical models

  • Cross‑functional collaboration: Support integration efforts by providing architectural guidance and resolving design challenges

You may be a good fit if you have

  • PhD in Computer Science, Electrical Engineering, Computer Engineering, or related field

  • 5+ years of experience in computer architecture, ASIC design, or related fields

  • Strong understanding of computer architecture fundamentals including pipelines, memory hierarchies, and interconnects

  • Experience with performance modeling and architectural simulation tools

  • Hands‑on experience designing and optimizing floating‑point datapaths or arithmetic‑intensive circuits and working with advanced process nodes.

  • Proficiency in Rust, C/C++, or Python for modeling and analysis

  • Knowledge of modern processor microarchitecture and design tradeoffs

  • Strong analytical and problem-solving skills with attention to detail

  • Excellent communication skills and ability to work in cross-functional teams

Strong candidates may also have experience with

  • AI/ML accelerator architectures and dataflow optimization

  • RTL design and verification (Verilog/SystemVerilog)

  • Cycle-accurate simulation tools (gem5, SystemC, or custom simulators)

  • Power and performance analysis methodologies

  • ASIC design flow and physical design constraints

  • Publishing or presenting at architecture conferences (ISCA, MICRO, HPCA, etc.)

  • Hands-on experience with tapeout and silicon bring-up

Benefits

  • Full medical, dental, and vision packages, with generous premium coverage

  • Housing subsidy of $2,000/month for those living within walking distance of the office

  • Daily lunch and dinner in our office

  • Relocation support for those moving to San Jose (Santana Row)

Base Compensation Range

  • $200,000 - $265,000

How we’re different

Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.

We are a fully in-person team in San Jose (Santana Row), and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.

Top Skills

C/C++
Gem5
Python
Rust
Systemc
Systemverilog
Verilog
HQ

Etched Cupertino, California, USA Office

Cupertino, CA, United States

Similar Jobs

6 Days Ago
In-Office
Saratoga, CA, USA
Senior level
Senior level
Artificial Intelligence • Semiconductor
The ASIC Architect will translate system requirements into detailed architecture, guide modeling and feasibility analysis, and collaborate for seamless design implementation across teams for Eridu's networking products.
Top Skills: AsicEthernetMplsNetworking ProtocolsPcie Gen5Pcie Gen6RoceSerdesTcp/IpUdpVlan
4 Days Ago
In-Office
San Jose, CA, USA
56-56 Hourly
Internship
56-56 Hourly
Internship
Artificial Intelligence • Hardware • Information Technology • Machine Learning • Semiconductor
Assist in ASIC design and development, analyze performance, review logic circuits, and propose architectural enhancements. Gain hands-on experience and collaborate across teams.
Top Skills: CPerlPythonSystemverilogUnix Shell ScriptsVerilogVhdl
8 Days Ago
Easy Apply
In-Office
Mountain View, CA, USA
Easy Apply
120K-400K Annually
Mid level
120K-400K Annually
Mid level
Artificial Intelligence • Hardware • Software
Responsible for silicon micro-architecture and design deliverables, ensuring functionality and performance across subsystems and chips for AGI solutions.
Top Skills: BluespecC/C++PythonSystemverilog

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account