Baidu Logo

Baidu

SoC Memory Subsystem Architect

Reposted 25 Days Ago
Be an Early Applicant
Easy Apply
In-Office
Sunnyvale, CA
Expert/Leader
Easy Apply
In-Office
Sunnyvale, CA
Expert/Leader
The Memory Subsystem Architect will lead technical efforts in developing unified memory architecture for AI SoCs, collaborating with cross-functional teams to optimize memory systems.
The summary above was generated by AI

Do you want to be part of the AI revolution? Do you want to think out of the box, thriving on challenges in AI industry and have the desire to solve them? Do you want to work with a world-class team to explore the fast-growing AI hardware opportunities and impact on AI industry?

We’re looking forward to you joining us to collaborate, contribute, and revolutionize AI silicon and system.

Description 

We are looking for a world-class Memory Subsystem Architect to join our SoC team at Baidu’s Sunnyvale office. The successful candidate will be a motivated self-starter who will thrive in this highly technical environment. Your job responsibilities as a Memory Subsystem Architect will be providing technical leadership through all phases of Baidu’s AI SoC development, but primarily focused on unified memory space architecture design for Baidu AI accelerator SoC. The working goal is to build unified memory space for thousands of accelerators from user's perspective.

Developing architecture and micro-architecture to improve the state-of-the-art AI SoC memory system. Explore and evaluate the architectural design choices in SoC fabrics, system caches, system coherency, and MMUs.

Work with software and SoC design team to define architecture and build unified memory space system across distributed AI training system.

Work with Hardware design, verification, emulation, and validation teams to build and test the hardware architecture, performance and functionality.

Participate in performance simulation of features to improve memory subsystem efficiency. Analyzing benchmarks, application workloads and performance simulation results to identify areas for microarchitecture optimizations.

Debug performance and functional issues with high-level models, RTL simulation, and silicon.

Qualifications

  • 10+ years of experience in Silicon architecture or IP design mainly focusing on memory subsystem.
  • Strong understanding of distributed AI training system's requirement on SoC memory subsystem.
  • Demonstrated experience in HW digital design and understanding of CPU/HW Accelerators and/or Peripheral design.
  • Familiarity with SW and Operating system practices and requirements on memory system.
  • Experience in System Performance analysis and debug in pre and/or Post-Silicon environments.
  • Solid background of System interconnect, System MMUs, Caches and Memory Technologies (e.g. HBM, GDDR, DDR and LPDDR4/5).
  • Experience with data analysis using Excel, Perl, Python etc.
  • Master or PhD in Electrical or Computer Engineering.
  • Excellent communication skills in both English and Chinese.

Culture Fit:

  • Mission alignment: If you want to be part of a team to accomplish this great mission, we will provide you the best possible platform to do that.
  • Self-directed: We work best with people that are driven, motivated, and aspire to greatness.
  • Hungry to learn: We are eager to see you learn new skills and grow.
  • Team orientation: We work in small, fast-moving teams. We watch out for each other and go after big goals together as a team.

#LI-DNI


Top Skills

Ai Hardware
Ddr
Excel
Gddr
Hbm
Lpddr4/5
Perl
Python
Soc Design

Baidu Sunnyvale, California, USA Office

1195 Bordeaux Drive, Sunnyvale, CA, United States

Similar Jobs

4 Hours Ago
Hybrid
San Francisco, CA, USA
189K-351K Annually
Senior level
189K-351K Annually
Senior level
Cloud • Software
Lead and develop a talented SRE team while ensuring compliance with FedRAMP regulations and collaborating across teams for security and operations.
Top Skills: AIAutomationCloudDistributed SystemsFedrampSecurity
4 Hours Ago
Hybrid
Carmel, CA, USA
22-28 Hourly
Junior
22-28 Hourly
Junior
Fintech • Financial Services
As a Teller, you will support customer transactions, engage with clients, process operations, and ensure compliance with bank policies while building community relationships.
4 Hours Ago
Hybrid
Temecula, CA, USA
23-31 Hourly
Entry level
23-31 Hourly
Entry level
Fintech • Financial Services
The Associate Personal Banker will build relationships and provide financial solutions to customers, assist with account openings, and ensure compliance with regulations.

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account